Lines Matching refs:val

48 	      spr_tcp_state(val("t_state")), 
49 val("t_state"),
50 spr_ip_version(val("ip_version")),
51 val("lock_tid"),
52 val("init")
55 val("l2t_ix"),
56 val("smac_sel"),
57 val("tos")
60 val("t_maxseg"), val("recv_scale"),
61 val("recv_tstmp"), val("recv_sack"));
66 val("timer"), val("dack_timer"));
68 val("mod_schd_tx"),
69 val("mod_schd_rx"),
70 ((val("mod_schd_reason2")<<2) | (val("mod_schd_reason1")<<1) |
71 val("mod_schd_reason0"))
76 val("max_rt"), val("t_rxtshift"),
77 val("keepalive"));
79 val("timestamp_offset"),val("timestamp"));
83 val("t_rtt_ts_recent_age"), val("t_rtseq_recent"));
85 val("t_srtt"),val("t_rttvar"));
94 val("snd_una"),val("snd_nxt"),
95 val("snd_max"),val("tx_max"));
97 val("core_fin"), SEQ_SUB(val("tx_max"),val("snd_una"))
99 if (val("recv_scale") && !val("active_open")) {
101 val("rcv_adv"), val("rcv_scale"),
102 val("rcv_adv") << val("rcv_scale"),
103 val("recv_scale"), val("rcv_scale"), val("active_open"));
106 val("rcv_adv"), val("rcv_scale"),
107 val("recv_scale"), val("active_open"));
111 val("snd_cwnd") , val("snd_ssthresh"), val("snd_rec")
118 spr_cctrl_sel(val("cctrl_sel0"),val("cctrl_sel1")),
119 val("cctrl_ecn"), val("cctrl_ece"), val("cctrl_cwr"),
120 val("cctrl_rfr"));
122 val("t_dupacks"), val("dupack_count_odd"),val("fast_recovery"));
124 val("core_more"),val("core_urg"),val("core_push"));
125 PR(" core_flush %u\n",val("core_flush"));
127 val("nagle"), val("ssws_disabled"), val("turbo"));
128 PR(" tx_pdu_out %u\n",val("tx_pdu_out"));
130 val("tx_pace_auto"),val("tx_pace_fixed"),val("tx_queue"));
133 PR(" tx_quiesce %u\n",val("tx_quiesce"));
135 val("tx_channel"),
136 (val("tx_channel")>>1)&1,
137 val("tx_channel")&1
144 val("tx_hdr_ptr"),val("tx_last_ptr"),val("tx_compact"));
151 val("ts_last_ack_sent"),val("rx_compact"));
153 val("rcv_nxt"), val("rx_hdr_offset"));
155 val("rx_frag0_start_idx"),
156 val("rx_frag0_len"),
157 val("rx_ptr"));
159 val("rx_frag1_start_idx_offset"),
160 val("rx_frag1_len"));
165 if (val("ulp_type")!=4) { /* RDMA has FRAG1 idx && len, but no ptr? Should I not display frag1 at all? */
166 PR("frag1_ptr 0x%-8x\n",val("rx_frag1_ptr"));
172 if (val("ulp_type") !=6 && val("ulp_type") != 5 && val("ulp_type") !=4) {
174 val("rx_frag2_start_idx_offset"),
175 val("rx_frag2_len"),
176 val("rx_frag2_ptr"));
178 val("rx_frag3_start_idx_offset"),
179 val("rx_frag3_len"),
180 val("rx_frag3_ptr"));
189 val("peer_fin"),val("rx_pdu_out"), val("pdu_len"));
194 if (val("recv_scale")) {
196 val("rcv_wnd"), val("snd_scale"),
197 val("rcv_wnd") >> val("snd_scale"),
198 val("recv_scale"));
201 val("rcv_wnd"), val("snd_scale"),
202 val("recv_scale"));
209 val("dack_mss"),val("dack"),val("dack_not_acked"));
211 val("rcv_coalesce_enable"),
212 val("rcv_coalesce_push"),
213 val("rcv_coalesce_last_psh"),
214 val("rcv_coalesce_heartbeat"));
217 val("rx_channel"), val("rx_quiesce"),
218 val("rx_flow_control_disable"));
220 val("rx_flow_control_ddp"));
225 ((val("pend_ctl2")<<2) | (val("pend_ctl1")<<1) |
226 val("pend_ctl0")),
227 val("unused"),val("main_slush"));
229 val("migrating"),
230 val("ask_mode"), val("non_offload"), val("rss_info"));
232 val("ulp_type"), spr_ulp_type(val("ulp_type")),val("ulp_raw"));
234 val("rdma_error"), val("rdma_flm_error"));
244 val("aux1_slush0"), val("aux1_slush1"));
245 PR(" pdu_hdr_len %u\n",val("pdu_hdr_len"));
257 val("qp_id"), val("pd_id"),val("stag"));
259 val("irs_ulp"),val("iss_ulp"));
261 val("tx_pdu_len"));
263 val("cq_idx_sq"),val("cq_idx_rq"));
265 val("rq_start"),val("rq_msn"),val("rq_max_offset"),
266 val("rq_write_ptr"));
268 val("ord_l_bit_vld"),val("rdmap_opcode"));
270 val("tx_flush"),val("tx_oos_rxmt"),val("tx_oos_txmt"));
283 val("aux3_slush"),val("ddp_buf0_unused"),val("ddp_buf1_unused"),
284 val("ddp_main_unused"));
292 val("ddp_off"),val("ddp_active_buf"),val("ddp_indicate_out"),
293 val("ddp_wait_frag"),val("ddp_rx2tx"),val("ddp_buf_inf")
302 val("ddp_buf0_indicate"),
303 val("ddp_pshf_enable_0"), val("ddp_push_disable_0"),
304 val("ddp_buf0_flush"), val("ddp_psh_no_invalidate0")
307 val("ddp_buf1_indicate"),
308 val("ddp_pshf_enable_1"), val("ddp_push_disable_1"),
309 val("ddp_buf1_flush"), val("ddp_psh_no_invalidate1")
323 val("ddp_buf0_valid"),val("rx_ddp_buf0_offset"),
324 val("rx_ddp_buf0_len"),val("rx_ddp_buf0_tag")
328 if (0==val("ddp_off") && 1==val("ddp_buf0_valid") && 0==val("ddp_active_buf")) {
336 val("ddp_buf1_valid"),val("rx_ddp_buf1_offset"),
337 val("rx_ddp_buf1_len"),val("rx_ddp_buf1_tag")
343 if (0==val("ddp_off") && 1==val("ddp_buf1_valid") && 1==val("ddp_active_buf")) {
354 if (1==val("ddp_off")) {
356 } else if (1==val("ddp_buf0_valid") && 0==val("ddp_active_buf")) {
359 val("rx_ddp_buf0_len"),val("rx_ddp_buf0_offset"),
360 val("rx_ddp_buf0_len")-val("rx_ddp_buf0_offset")
362 if (1==val("ddp_buf1_valid")) {
364 val("rx_ddp_buf1_len"),val("rx_ddp_buf1_offset"),
365 val("rx_ddp_buf1_len")-val("rx_ddp_buf1_offset")
368 } else if (1==val("ddp_buf1_valid") && 1==val("ddp_active_buf")) {
371 val("rx_ddp_buf1_len"),val("rx_ddp_buf1_offset"),
372 val("rx_ddp_buf1_len")-val("rx_ddp_buf1_offset")
374 if (1==val("ddp_buf0_valid")) {
376 val("rx_ddp_buf0_len"),val("rx_ddp_buf0_offset"),
377 val("rx_ddp_buf0_len")-val("rx_ddp_buf0_offset")
380 } else if (0==val("ddp_buf0_valid") && 1==val("ddp_buf1_valid") && 0==val("ddp_active_buf")) {
382 } else if (1==val("ddp_buf0_valid") && 0==val("ddp_buf1_valid") && 1==val("ddp_active_buf")) {
390 if (0==val("ddp_indicate_out")) {
391 if (0==val("ddp_buf0_indicate") && 0==val("ddp_buf1_indicate")) {
393 if (0==val("rx_hdr_offset")) {
397 val("rx_hdr_offset"));
402 } else if (1==val("ddp_indicate_out")) {
404 if (0==val("rx_hdr_offset")) {
408 val("rx_hdr_offset"));