Lines Matching defs:tmp

64 	uint32_t tmp;
69 tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
70 if ((tmp & RS480_GART_CACHE_INVALIDATE) == 0)
112 uint32_t tmp;
115 tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
116 tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
117 WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
152 tmp = REG_SET(RS690_MC_AGP_TOP, rdev->mc.gtt_end >> 16);
153 tmp |= REG_SET(RS690_MC_AGP_START, rdev->mc.gtt_start >> 16);
155 WREG32_MC(RS690_MCCFG_AGP_LOCATION, tmp);
156 tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
157 WREG32(RADEON_BUS_CNTL, tmp);
159 WREG32(RADEON_MC_AGP_LOCATION, tmp);
160 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
161 WREG32(RADEON_BUS_CNTL, tmp);
164 tmp = (u32)rdev->gart.table_addr & 0xfffff000;
165 tmp |= (upper_32_bits(rdev->gart.table_addr) & 0xff) << 4;
167 WREG32_MC(RS480_GART_BASE, tmp);
196 uint32_t tmp;
198 tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
199 tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
200 WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
234 uint32_t tmp;
238 tmp = RREG32(RADEON_MC_STATUS);
239 if (tmp & RADEON_MC_IDLE) {
297 uint32_t tmp;
299 tmp = RREG32(RADEON_HOST_PATH_CNTL);
300 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
301 tmp = RREG32(RADEON_BUS_CNTL);
302 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
303 tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
304 seq_printf(m, "AIC_CTRL_SCRATCH 0x%08x\n", tmp);
306 tmp = RREG32_MC(RS690_MCCFG_AGP_BASE);
307 seq_printf(m, "MCCFG_AGP_BASE 0x%08x\n", tmp);
308 tmp = RREG32_MC(RS690_MCCFG_AGP_BASE_2);
309 seq_printf(m, "MCCFG_AGP_BASE_2 0x%08x\n", tmp);
310 tmp = RREG32_MC(RS690_MCCFG_AGP_LOCATION);
311 seq_printf(m, "MCCFG_AGP_LOCATION 0x%08x\n", tmp);
312 tmp = RREG32_MC(RS690_MCCFG_FB_LOCATION);
313 seq_printf(m, "MCCFG_FB_LOCATION 0x%08x\n", tmp);
314 tmp = RREG32(RS690_HDP_FB_LOCATION);
315 seq_printf(m, "HDP_FB_LOCATION 0x%08x\n", tmp);
317 tmp = RREG32(RADEON_AGP_BASE);
318 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
319 tmp = RREG32(RS480_AGP_BASE_2);
320 seq_printf(m, "AGP_BASE_2 0x%08x\n", tmp);
321 tmp = RREG32(RADEON_MC_AGP_LOCATION);
322 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
324 tmp = RREG32_MC(RS480_GART_BASE);
325 seq_printf(m, "GART_BASE 0x%08x\n", tmp);
326 tmp = RREG32_MC(RS480_GART_FEATURE_ID);
327 seq_printf(m, "GART_FEATURE_ID 0x%08x\n", tmp);
328 tmp = RREG32_MC(RS480_AGP_MODE_CNTL);
329 seq_printf(m, "AGP_MODE_CONTROL 0x%08x\n", tmp);
330 tmp = RREG32_MC(RS480_MC_MISC_CNTL);
331 seq_printf(m, "MC_MISC_CNTL 0x%08x\n", tmp);
332 tmp = RREG32_MC(0x5F);
333 seq_printf(m, "MC_MISC_UMA_CNTL 0x%08x\n", tmp);
334 tmp = RREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE);
335 seq_printf(m, "AGP_ADDRESS_SPACE_SIZE 0x%08x\n", tmp);
336 tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
337 seq_printf(m, "GART_CACHE_CNTRL 0x%08x\n", tmp);
338 tmp = RREG32_MC(0x3B);
339 seq_printf(m, "MC_GART_ERROR_ADDRESS 0x%08x\n", tmp);
340 tmp = RREG32_MC(0x3C);
341 seq_printf(m, "MC_GART_ERROR_ADDRESS_HI 0x%08x\n", tmp);
342 tmp = RREG32_MC(0x30);
343 seq_printf(m, "GART_ERROR_0 0x%08x\n", tmp);
344 tmp = RREG32_MC(0x31);
345 seq_printf(m, "GART_ERROR_1 0x%08x\n", tmp);
346 tmp = RREG32_MC(0x32);
347 seq_printf(m, "GART_ERROR_2 0x%08x\n", tmp);
348 tmp = RREG32_MC(0x33);
349 seq_printf(m, "GART_ERROR_3 0x%08x\n", tmp);
350 tmp = RREG32_MC(0x34);
351 seq_printf(m, "GART_ERROR_4 0x%08x\n", tmp);
352 tmp = RREG32_MC(0x35);
353 seq_printf(m, "GART_ERROR_5 0x%08x\n", tmp);
354 tmp = RREG32_MC(0x36);
355 seq_printf(m, "GART_ERROR_6 0x%08x\n", tmp);
356 tmp = RREG32_MC(0x37);
357 seq_printf(m, "GART_ERROR_7 0x%08x\n", tmp);