Lines Matching refs:TWL4030_ADJUSTABLE_LDO
484 #define TWL4030_ADJUSTABLE_LDO(label, offset, num, turnon_delay, remap_conf) { \
541 TWL4030_ADJUSTABLE_LDO(VAUX1, 0x17, 1, 100, 0x08),
542 TWL4030_ADJUSTABLE_LDO(VAUX2_4030, 0x1b, 2, 100, 0x08),
543 TWL4030_ADJUSTABLE_LDO(VAUX2, 0x1b, 2, 100, 0x08),
544 TWL4030_ADJUSTABLE_LDO(VAUX3, 0x1f, 3, 100, 0x08),
545 TWL4030_ADJUSTABLE_LDO(VAUX4, 0x23, 4, 100, 0x08),
546 TWL4030_ADJUSTABLE_LDO(VMMC1, 0x27, 5, 100, 0x08),
547 TWL4030_ADJUSTABLE_LDO(VMMC2, 0x2b, 6, 100, 0x08),
548 TWL4030_ADJUSTABLE_LDO(VPLL1, 0x2f, 7, 100, 0x00),
549 TWL4030_ADJUSTABLE_LDO(VPLL2, 0x33, 8, 100, 0x08),
550 TWL4030_ADJUSTABLE_LDO(VSIM, 0x37, 9, 100, 0x00),
551 TWL4030_ADJUSTABLE_LDO(VDAC, 0x3b, 10, 100, 0x08),
553 TWL4030_ADJUSTABLE_LDO(VINTANA2, 0x43, 12, 100, 0x08),
555 TWL4030_ADJUSTABLE_LDO(VIO, 0x4b, 14, 1000, 0x08),
556 TWL4030_ADJUSTABLE_LDO(VDD1, 0x55, 15, 1000, 0x08),
557 TWL4030_ADJUSTABLE_LDO(VDD2, 0x63, 16, 1000, 0x08),