1/*- 2 * Copyright (c) 2001 Wind River Systems 3 * Copyright (c) 1997, 1998, 1999, 2001 4 * Bill Paul <wpaul@windriver.com>. All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 3. All advertising materials mentioning features or use of this software 15 * must display the following acknowledgement: 16 * This product includes software developed by Bill Paul. 17 * 4. Neither the name of the author nor the names of any co-contributors 18 * may be used to endorse or promote products derived from this software 19 * without specific prior written permission. 20 * 21 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 22 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 23 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 24 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 25 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 26 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 27 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 28 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 29 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 30 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 31 * THE POSSIBILITY OF SUCH DAMAGE. 32 *
| 1/*- 2 * Copyright (c) 2001 Wind River Systems 3 * Copyright (c) 1997, 1998, 1999, 2001 4 * Bill Paul <wpaul@windriver.com>. All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 3. All advertising materials mentioning features or use of this software 15 * must display the following acknowledgement: 16 * This product includes software developed by Bill Paul. 17 * 4. Neither the name of the author nor the names of any co-contributors 18 * may be used to endorse or promote products derived from this software 19 * without specific prior written permission. 20 * 21 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 22 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 23 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 24 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 25 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 26 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 27 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 28 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 29 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 30 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 31 * THE POSSIBILITY OF SUCH DAMAGE. 32 *
|
34 */ 35 36/* 37 * BCM570x memory map. The internal memory layout varies somewhat 38 * depending on whether or not we have external SSRAM attached. 39 * The BCM5700 can have up to 16MB of external memory. The BCM5701 40 * is apparently not designed to use external SSRAM. The mappings 41 * up to the first 4 send rings are the same for both internal and 42 * external memory configurations. Note that mini RX ring space is 43 * only available with external SSRAM configurations, which means 44 * the mini RX ring is not supported on the BCM5701. 45 * 46 * The NIC's memory can be accessed by the host in one of 3 ways: 47 * 48 * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 49 * registers in PCI config space can be used to read any 32-bit 50 * address within the NIC's memory. 51 * 52 * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 53 * space can be used in conjunction with the memory window in the 54 * device register space at offset 0x8000 to read any 32K chunk 55 * of NIC memory. 56 * 57 * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 58 * set, the device I/O mapping consumes 32MB of host address space, 59 * allowing all of the registers and internal NIC memory to be 60 * accessed directly. NIC memory addresses are offset by 0x01000000. 61 * Flat mode consumes so much host address space that it is not 62 * recommended. 63 */ 64#define BGE_PAGE_ZERO 0x00000000 65#define BGE_PAGE_ZERO_END 0x000000FF 66#define BGE_SEND_RING_RCB 0x00000100 67#define BGE_SEND_RING_RCB_END 0x000001FF 68#define BGE_RX_RETURN_RING_RCB 0x00000200 69#define BGE_RX_RETURN_RING_RCB_END 0x000002FF 70#define BGE_STATS_BLOCK 0x00000300 71#define BGE_STATS_BLOCK_END 0x00000AFF 72#define BGE_STATUS_BLOCK 0x00000B00 73#define BGE_STATUS_BLOCK_END 0x00000B4F 74#define BGE_SRAM_FW_MB 0x00000B50 75#define BGE_SRAM_DATA_SIG 0x00000B54 76#define BGE_SRAM_DATA_CFG 0x00000B58 77#define BGE_SRAM_FW_CMD_MB 0x00000B78 78#define BGE_SRAM_FW_CMD_LEN_MB 0x00000B7C 79#define BGE_SRAM_FW_CMD_DATA_MB 0x00000B80 80#define BGE_SRAM_FW_DRV_STATE_MB 0x00000C04 81#define BGE_SRAM_MAC_ADDR_HIGH_MB 0x00000C14 82#define BGE_SRAM_MAC_ADDR_LOW_MB 0x00000C18 83#define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 84#define BGE_UNMAPPED 0x00001000 85#define BGE_UNMAPPED_END 0x00001FFF 86#define BGE_DMA_DESCRIPTORS 0x00002000 87#define BGE_DMA_DESCRIPTORS_END 0x00003FFF 88#define BGE_SEND_RING_5717 0x00004000 89#define BGE_SEND_RING_1_TO_4 0x00004000 90#define BGE_SEND_RING_1_TO_4_END 0x00005FFF 91 92/* Firmware interface */ 93#define BGE_SRAM_DATA_SIG_MAGIC 0x4B657654 /* 'KevT' */ 94 95#define BGE_FW_CMD_DRV_ALIVE 0x00000001 96#define BGE_FW_CMD_PAUSE 0x00000002 97#define BGE_FW_CMD_IPV4_ADDR_CHANGE 0x00000003 98#define BGE_FW_CMD_IPV6_ADDR_CHANGE 0x00000004 99#define BGE_FW_CMD_LINK_UPDATE 0x0000000C 100#define BGE_FW_CMD_DRV_ALIVE2 0x0000000D 101#define BGE_FW_CMD_DRV_ALIVE3 0x0000000E 102 103#define BGE_FW_HB_TIMEOUT_SEC 3 104 105#define BGE_FW_DRV_STATE_START 0x00000001 106#define BGE_FW_DRV_STATE_START_DONE 0x80000001 107#define BGE_FW_DRV_STATE_UNLOAD 0x00000002 108#define BGE_FW_DRV_STATE_UNLOAD_DONE 0x80000002 109#define BGE_FW_DRV_STATE_WOL 0x00000003 110#define BGE_FW_DRV_STATE_SUSPEND 0x00000004 111 112/* Mappings for internal memory configuration */ 113#define BGE_STD_RX_RINGS 0x00006000 114#define BGE_STD_RX_RINGS_END 0x00006FFF 115#define BGE_JUMBO_RX_RINGS 0x00007000 116#define BGE_JUMBO_RX_RINGS_END 0x00007FFF 117#define BGE_BUFFPOOL_1 0x00008000 118#define BGE_BUFFPOOL_1_END 0x0000FFFF 119#define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 120#define BGE_BUFFPOOL_2_END 0x00017FFF 121#define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 122#define BGE_BUFFPOOL_3_END 0x0001FFFF 123#define BGE_STD_RX_RINGS_5717 0x00040000 124#define BGE_JUMBO_RX_RINGS_5717 0x00044400 125 126/* Mappings for external SSRAM configurations */ 127#define BGE_SEND_RING_5_TO_6 0x00006000 128#define BGE_SEND_RING_5_TO_6_END 0x00006FFF 129#define BGE_SEND_RING_7_TO_8 0x00007000 130#define BGE_SEND_RING_7_TO_8_END 0x00007FFF 131#define BGE_SEND_RING_9_TO_16 0x00008000 132#define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 133#define BGE_EXT_STD_RX_RINGS 0x0000C000 134#define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 135#define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 136#define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 137#define BGE_MINI_RX_RINGS 0x0000E000 138#define BGE_MINI_RX_RINGS_END 0x0000FFFF 139#define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 140#define BGE_AVAIL_REGION1_END 0x00017FFF 141#define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 142#define BGE_AVAIL_REGION2_END 0x0001FFFF 143#define BGE_EXT_SSRAM 0x00020000 144#define BGE_EXT_SSRAM_END 0x000FFFFF 145 146 147/* 148 * BCM570x register offsets. These are memory mapped registers 149 * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 150 * Each register must be accessed using 32 bit operations. 151 * 152 * All registers are accessed through a 32K shared memory block. 153 * The first group of registers are actually copies of the PCI 154 * configuration space registers. 155 */ 156 157/* 158 * PCI registers defined in the PCI 2.2 spec. 159 */ 160#define BGE_PCI_VID 0x00 161#define BGE_PCI_DID 0x02 162#define BGE_PCI_CMD 0x04 163#define BGE_PCI_STS 0x06 164#define BGE_PCI_REV 0x08 165#define BGE_PCI_CLASS 0x09 166#define BGE_PCI_CACHESZ 0x0C 167#define BGE_PCI_LATTIMER 0x0D 168#define BGE_PCI_HDRTYPE 0x0E 169#define BGE_PCI_BIST 0x0F 170#define BGE_PCI_BAR0 0x10 171#define BGE_PCI_BAR1 0x14 172#define BGE_PCI_SUBSYS 0x2C 173#define BGE_PCI_SUBVID 0x2E 174#define BGE_PCI_ROMBASE 0x30 175#define BGE_PCI_CAPPTR 0x34 176#define BGE_PCI_INTLINE 0x3C 177#define BGE_PCI_INTPIN 0x3D 178#define BGE_PCI_MINGNT 0x3E 179#define BGE_PCI_MAXLAT 0x3F 180#define BGE_PCI_PCIXCAP 0x40 181#define BGE_PCI_NEXTPTR_PM 0x41 182#define BGE_PCI_PCIX_CMD 0x42 183#define BGE_PCI_PCIX_STS 0x44 184#define BGE_PCI_PWRMGMT_CAPID 0x48 185#define BGE_PCI_NEXTPTR_VPD 0x49 186#define BGE_PCI_PWRMGMT_CAPS 0x4A 187#define BGE_PCI_PWRMGMT_CMD 0x4C 188#define BGE_PCI_PWRMGMT_STS 0x4D 189#define BGE_PCI_PWRMGMT_DATA 0x4F 190#define BGE_PCI_VPD_CAPID 0x50 191#define BGE_PCI_NEXTPTR_MSI 0x51 192#define BGE_PCI_VPD_ADDR 0x52 193#define BGE_PCI_VPD_DATA 0x54 194#define BGE_PCI_MSI_CAPID 0x58 195#define BGE_PCI_NEXTPTR_NONE 0x59 196#define BGE_PCI_MSI_CTL 0x5A 197#define BGE_PCI_MSI_ADDR_HI 0x5C 198#define BGE_PCI_MSI_ADDR_LO 0x60 199#define BGE_PCI_MSI_DATA 0x64 200 201/* 202 * PCI Express definitions 203 * According to 204 * PCI Express base specification, REV. 1.0a 205 */ 206 207/* PCI Express device control, 16bits */ 208#define BGE_PCIE_DEVCTL 0x08 209#define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000 210#define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000 211#define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000 212#define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000 213#define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000 214#define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000 215#define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000 216 217/* PCI MSI. ??? */ 218#define BGE_PCIE_CAPID_REG 0xD0 219#define BGE_PCIE_CAPID 0x10 220 221/* 222 * PCI registers specific to the BCM570x family. 223 */ 224#define BGE_PCI_MISC_CTL 0x68 225#define BGE_PCI_DMA_RW_CTL 0x6C 226#define BGE_PCI_PCISTATE 0x70 227#define BGE_PCI_CLKCTL 0x74 228#define BGE_PCI_REG_BASEADDR 0x78 229#define BGE_PCI_MEMWIN_BASEADDR 0x7C 230#define BGE_PCI_REG_DATA 0x80 231#define BGE_PCI_MEMWIN_DATA 0x84 232#define BGE_PCI_MODECTL 0x88 233#define BGE_PCI_MISC_CFG 0x8C 234#define BGE_PCI_MISC_LOCALCTL 0x90 235#define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 236#define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 237#define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 238#define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 239#define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 240#define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 241#define BGE_PCI_ISR_MBX_HI 0xB0 242#define BGE_PCI_ISR_MBX_LO 0xB4 243#define BGE_PCI_PRODID_ASICREV 0xBC 244#define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 245#define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 246 247/* PCI Misc. Host control register */ 248#define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 249#define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 250#define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 251#define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 252#define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 253#define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 254#define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 255#define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 256#define BGE_PCIMISCCTL_TAGGED_STATUS 0x00000200 257#define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 258#define BGE_PCIMISCCTL_ASICREV_SHIFT 16 259 260#define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 261 262#define BGE_INIT \ 263 (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 264 BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS) 265 266#define BGE_CHIPID_TIGON_I 0x4000 267#define BGE_CHIPID_TIGON_II 0x6000 268#define BGE_CHIPID_BCM5700_A0 0x7000 269#define BGE_CHIPID_BCM5700_A1 0x7001 270#define BGE_CHIPID_BCM5700_B0 0x7100 271#define BGE_CHIPID_BCM5700_B1 0x7101 272#define BGE_CHIPID_BCM5700_B2 0x7102 273#define BGE_CHIPID_BCM5700_B3 0x7103 274#define BGE_CHIPID_BCM5700_ALTIMA 0x7104 275#define BGE_CHIPID_BCM5700_C0 0x7200 276#define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 277#define BGE_CHIPID_BCM5701_B0 0x0100 278#define BGE_CHIPID_BCM5701_B2 0x0102 279#define BGE_CHIPID_BCM5701_B5 0x0105 280#define BGE_CHIPID_BCM5703_A0 0x1000 281#define BGE_CHIPID_BCM5703_A1 0x1001 282#define BGE_CHIPID_BCM5703_A2 0x1002 283#define BGE_CHIPID_BCM5703_A3 0x1003 284#define BGE_CHIPID_BCM5703_B0 0x1100 285#define BGE_CHIPID_BCM5704_A0 0x2000 286#define BGE_CHIPID_BCM5704_A1 0x2001 287#define BGE_CHIPID_BCM5704_A2 0x2002 288#define BGE_CHIPID_BCM5704_A3 0x2003 289#define BGE_CHIPID_BCM5704_B0 0x2100 290#define BGE_CHIPID_BCM5705_A0 0x3000 291#define BGE_CHIPID_BCM5705_A1 0x3001 292#define BGE_CHIPID_BCM5705_A2 0x3002 293#define BGE_CHIPID_BCM5705_A3 0x3003 294#define BGE_CHIPID_BCM5750_A0 0x4000 295#define BGE_CHIPID_BCM5750_A1 0x4001 296#define BGE_CHIPID_BCM5750_A3 0x4000 297#define BGE_CHIPID_BCM5750_B0 0x4100 298#define BGE_CHIPID_BCM5750_B1 0x4101 299#define BGE_CHIPID_BCM5750_C0 0x4200 300#define BGE_CHIPID_BCM5750_C1 0x4201 301#define BGE_CHIPID_BCM5750_C2 0x4202 302#define BGE_CHIPID_BCM5714_A0 0x5000 303#define BGE_CHIPID_BCM5752_A0 0x6000 304#define BGE_CHIPID_BCM5752_A1 0x6001 305#define BGE_CHIPID_BCM5752_A2 0x6002 306#define BGE_CHIPID_BCM5714_B0 0x8000 307#define BGE_CHIPID_BCM5714_B3 0x8003 308#define BGE_CHIPID_BCM5715_A0 0x9000 309#define BGE_CHIPID_BCM5715_A1 0x9001 310#define BGE_CHIPID_BCM5715_A3 0x9003 311#define BGE_CHIPID_BCM5755_A0 0xa000 312#define BGE_CHIPID_BCM5755_A1 0xa001 313#define BGE_CHIPID_BCM5755_A2 0xa002 314#define BGE_CHIPID_BCM5722_A0 0xa200 315#define BGE_CHIPID_BCM5754_A0 0xb000 316#define BGE_CHIPID_BCM5754_A1 0xb001 317#define BGE_CHIPID_BCM5754_A2 0xb002 318#define BGE_CHIPID_BCM5761_A0 0x5761000 319#define BGE_CHIPID_BCM5761_A1 0x5761100 320#define BGE_CHIPID_BCM5784_A0 0x5784000 321#define BGE_CHIPID_BCM5784_A1 0x5784100 322#define BGE_CHIPID_BCM5787_A0 0xb000 323#define BGE_CHIPID_BCM5787_A1 0xb001 324#define BGE_CHIPID_BCM5787_A2 0xb002 325#define BGE_CHIPID_BCM5906_A0 0xc000 326#define BGE_CHIPID_BCM5906_A1 0xc001 327#define BGE_CHIPID_BCM5906_A2 0xc002 328#define BGE_CHIPID_BCM57780_A0 0x57780000 329#define BGE_CHIPID_BCM57780_A1 0x57780001 330#define BGE_CHIPID_BCM5717_A0 0x05717000 331#define BGE_CHIPID_BCM5717_B0 0x05717100 332#define BGE_CHIPID_BCM5719_A0 0x05719000 333#define BGE_CHIPID_BCM5720_A0 0x05720000 334#define BGE_CHIPID_BCM57765_A0 0x57785000 335#define BGE_CHIPID_BCM57765_B0 0x57785100 336 337/* shorthand one */ 338#define BGE_ASICREV(x) ((x) >> 12) 339#define BGE_ASICREV_BCM5701 0x00 340#define BGE_ASICREV_BCM5703 0x01 341#define BGE_ASICREV_BCM5704 0x02 342#define BGE_ASICREV_BCM5705 0x03 343#define BGE_ASICREV_BCM5750 0x04 344#define BGE_ASICREV_BCM5714_A0 0x05 345#define BGE_ASICREV_BCM5752 0x06 346#define BGE_ASICREV_BCM5700 0x07 347#define BGE_ASICREV_BCM5780 0x08 348#define BGE_ASICREV_BCM5714 0x09 349#define BGE_ASICREV_BCM5755 0x0a 350#define BGE_ASICREV_BCM5754 0x0b 351#define BGE_ASICREV_BCM5787 0x0b 352#define BGE_ASICREV_BCM5906 0x0c 353/* Should consult BGE_PCI_PRODID_ASICREV for ChipID */ 354#define BGE_ASICREV_USE_PRODID_REG 0x0f 355/* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */ 356#define BGE_ASICREV_BCM5717 0x5717 357#define BGE_ASICREV_BCM5719 0x5719 358#define BGE_ASICREV_BCM5720 0x5720 359#define BGE_ASICREV_BCM5761 0x5761 360#define BGE_ASICREV_BCM5784 0x5784 361#define BGE_ASICREV_BCM5785 0x5785 362#define BGE_ASICREV_BCM57765 0x57785 363#define BGE_ASICREV_BCM57780 0x57780 364 365/* chip revisions */ 366#define BGE_CHIPREV(x) ((x) >> 8) 367#define BGE_CHIPREV_5700_AX 0x70 368#define BGE_CHIPREV_5700_BX 0x71 369#define BGE_CHIPREV_5700_CX 0x72 370#define BGE_CHIPREV_5701_AX 0x00 371#define BGE_CHIPREV_5703_AX 0x10 372#define BGE_CHIPREV_5704_AX 0x20 373#define BGE_CHIPREV_5704_BX 0x21 374#define BGE_CHIPREV_5750_AX 0x40 375#define BGE_CHIPREV_5750_BX 0x41 376/* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */ 377#define BGE_CHIPREV_5717_AX 0x57170 378#define BGE_CHIPREV_5717_BX 0x57171 379#define BGE_CHIPREV_5761_AX 0x57611 380#define BGE_CHIPREV_5784_AX 0x57841 381 382/* PCI DMA Read/Write Control register */ 383#define BGE_PCIDMARWCTL_MINDMA 0x000000FF 384#define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 385#define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 386#define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 387#define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 388#define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 389#define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 390#define BGE_PCIDMARWCTL_RD_WAT 0x00070000 391#define BGE_PCIDMARWCTL_WR_WAT 0x00380000 392#define BGE_PCIDMARWCTL_USE_MRM 0x00400000 393#define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 394#define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 395#define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 396 397#define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 398#define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 399#define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 400#define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 401 402#define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080 403#define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 404 405#define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 406#define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 407#define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 408#define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 409#define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 410#define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 411#define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 412#define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 413 414#define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 415#define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 416#define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 417#define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 418#define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 419#define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 420#define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 421#define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 422 423/* 424 * PCI state register -- note, this register is read only 425 * unless the PCISTATE_WR bit of the PCI Misc. Host Control 426 * register is set. 427 */ 428#define BGE_PCISTATE_FORCE_RESET 0x00000001 429#define BGE_PCISTATE_INTR_STATE 0x00000002 430#define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 431#define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 66/133, 0 = 33/66 */ 432#define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 433#define BGE_PCISTATE_WANT_EXPROM 0x00000020 434#define BGE_PCISTATE_EXPROM_RETRY 0x00000040 435#define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 436#define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 437 438/* 439 * PCI Clock Control register -- note, this register is read only 440 * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 441 * register is set. 442 */ 443#define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 444#define BGE_PCICLOCKCTL_M66EN 0x00000080 445#define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 446#define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 447#define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 448#define BGE_PCICLOCKCTL_ALTCLK 0x00001000 449#define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 450#define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 451#define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 452#define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 453 454 455#ifndef PCIM_CMD_MWIEN 456#define PCIM_CMD_MWIEN 0x0010 457#endif 458#ifndef PCIM_CMD_INTxDIS 459#define PCIM_CMD_INTxDIS 0x0400 460#endif 461 462/* 463 * High priority mailbox registers 464 * Each mailbox is 64-bits wide, though we only use the 465 * lower 32 bits. To write a 64-bit value, write the upper 32 bits 466 * first. The NIC will load the mailbox after the lower 32 bit word 467 * has been updated. 468 */ 469#define BGE_MBX_IRQ0_HI 0x0200 470#define BGE_MBX_IRQ0_LO 0x0204 471#define BGE_MBX_IRQ1_HI 0x0208 472#define BGE_MBX_IRQ1_LO 0x020C 473#define BGE_MBX_IRQ2_HI 0x0210 474#define BGE_MBX_IRQ2_LO 0x0214 475#define BGE_MBX_IRQ3_HI 0x0218 476#define BGE_MBX_IRQ3_LO 0x021C 477#define BGE_MBX_GEN0_HI 0x0220 478#define BGE_MBX_GEN0_LO 0x0224 479#define BGE_MBX_GEN1_HI 0x0228 480#define BGE_MBX_GEN1_LO 0x022C 481#define BGE_MBX_GEN2_HI 0x0230 482#define BGE_MBX_GEN2_LO 0x0234 483#define BGE_MBX_GEN3_HI 0x0228 484#define BGE_MBX_GEN3_LO 0x022C 485#define BGE_MBX_GEN4_HI 0x0240 486#define BGE_MBX_GEN4_LO 0x0244 487#define BGE_MBX_GEN5_HI 0x0248 488#define BGE_MBX_GEN5_LO 0x024C 489#define BGE_MBX_GEN6_HI 0x0250 490#define BGE_MBX_GEN6_LO 0x0254 491#define BGE_MBX_GEN7_HI 0x0258 492#define BGE_MBX_GEN7_LO 0x025C 493#define BGE_MBX_RELOAD_STATS_HI 0x0260 494#define BGE_MBX_RELOAD_STATS_LO 0x0264 495#define BGE_MBX_RX_STD_PROD_HI 0x0268 496#define BGE_MBX_RX_STD_PROD_LO 0x026C 497#define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 498#define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 499#define BGE_MBX_RX_MINI_PROD_HI 0x0278 500#define BGE_MBX_RX_MINI_PROD_LO 0x027C 501#define BGE_MBX_RX_CONS0_HI 0x0280 502#define BGE_MBX_RX_CONS0_LO 0x0284 503#define BGE_MBX_RX_CONS1_HI 0x0288 504#define BGE_MBX_RX_CONS1_LO 0x028C 505#define BGE_MBX_RX_CONS2_HI 0x0290 506#define BGE_MBX_RX_CONS2_LO 0x0294 507#define BGE_MBX_RX_CONS3_HI 0x0298 508#define BGE_MBX_RX_CONS3_LO 0x029C 509#define BGE_MBX_RX_CONS4_HI 0x02A0 510#define BGE_MBX_RX_CONS4_LO 0x02A4 511#define BGE_MBX_RX_CONS5_HI 0x02A8 512#define BGE_MBX_RX_CONS5_LO 0x02AC 513#define BGE_MBX_RX_CONS6_HI 0x02B0 514#define BGE_MBX_RX_CONS6_LO 0x02B4 515#define BGE_MBX_RX_CONS7_HI 0x02B8 516#define BGE_MBX_RX_CONS7_LO 0x02BC 517#define BGE_MBX_RX_CONS8_HI 0x02C0 518#define BGE_MBX_RX_CONS8_LO 0x02C4 519#define BGE_MBX_RX_CONS9_HI 0x02C8 520#define BGE_MBX_RX_CONS9_LO 0x02CC 521#define BGE_MBX_RX_CONS10_HI 0x02D0 522#define BGE_MBX_RX_CONS10_LO 0x02D4 523#define BGE_MBX_RX_CONS11_HI 0x02D8 524#define BGE_MBX_RX_CONS11_LO 0x02DC 525#define BGE_MBX_RX_CONS12_HI 0x02E0 526#define BGE_MBX_RX_CONS12_LO 0x02E4 527#define BGE_MBX_RX_CONS13_HI 0x02E8 528#define BGE_MBX_RX_CONS13_LO 0x02EC 529#define BGE_MBX_RX_CONS14_HI 0x02F0 530#define BGE_MBX_RX_CONS14_LO 0x02F4 531#define BGE_MBX_RX_CONS15_HI 0x02F8 532#define BGE_MBX_RX_CONS15_LO 0x02FC 533#define BGE_MBX_TX_HOST_PROD0_HI 0x0300 534#define BGE_MBX_TX_HOST_PROD0_LO 0x0304 535#define BGE_MBX_TX_HOST_PROD1_HI 0x0308 536#define BGE_MBX_TX_HOST_PROD1_LO 0x030C 537#define BGE_MBX_TX_HOST_PROD2_HI 0x0310 538#define BGE_MBX_TX_HOST_PROD2_LO 0x0314 539#define BGE_MBX_TX_HOST_PROD3_HI 0x0318 540#define BGE_MBX_TX_HOST_PROD3_LO 0x031C 541#define BGE_MBX_TX_HOST_PROD4_HI 0x0320 542#define BGE_MBX_TX_HOST_PROD4_LO 0x0324 543#define BGE_MBX_TX_HOST_PROD5_HI 0x0328 544#define BGE_MBX_TX_HOST_PROD5_LO 0x032C 545#define BGE_MBX_TX_HOST_PROD6_HI 0x0330 546#define BGE_MBX_TX_HOST_PROD6_LO 0x0334 547#define BGE_MBX_TX_HOST_PROD7_HI 0x0338 548#define BGE_MBX_TX_HOST_PROD7_LO 0x033C 549#define BGE_MBX_TX_HOST_PROD8_HI 0x0340 550#define BGE_MBX_TX_HOST_PROD8_LO 0x0344 551#define BGE_MBX_TX_HOST_PROD9_HI 0x0348 552#define BGE_MBX_TX_HOST_PROD9_LO 0x034C 553#define BGE_MBX_TX_HOST_PROD10_HI 0x0350 554#define BGE_MBX_TX_HOST_PROD10_LO 0x0354 555#define BGE_MBX_TX_HOST_PROD11_HI 0x0358 556#define BGE_MBX_TX_HOST_PROD11_LO 0x035C 557#define BGE_MBX_TX_HOST_PROD12_HI 0x0360 558#define BGE_MBX_TX_HOST_PROD12_LO 0x0364 559#define BGE_MBX_TX_HOST_PROD13_HI 0x0368 560#define BGE_MBX_TX_HOST_PROD13_LO 0x036C 561#define BGE_MBX_TX_HOST_PROD14_HI 0x0370 562#define BGE_MBX_TX_HOST_PROD14_LO 0x0374 563#define BGE_MBX_TX_HOST_PROD15_HI 0x0378 564#define BGE_MBX_TX_HOST_PROD15_LO 0x037C 565#define BGE_MBX_TX_NIC_PROD0_HI 0x0380 566#define BGE_MBX_TX_NIC_PROD0_LO 0x0384 567#define BGE_MBX_TX_NIC_PROD1_HI 0x0388 568#define BGE_MBX_TX_NIC_PROD1_LO 0x038C 569#define BGE_MBX_TX_NIC_PROD2_HI 0x0390 570#define BGE_MBX_TX_NIC_PROD2_LO 0x0394 571#define BGE_MBX_TX_NIC_PROD3_HI 0x0398 572#define BGE_MBX_TX_NIC_PROD3_LO 0x039C 573#define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 574#define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 575#define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 576#define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 577#define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 578#define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 579#define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 580#define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 581#define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 582#define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 583#define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 584#define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 585#define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 586#define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 587#define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 588#define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 589#define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 590#define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 591#define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 592#define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 593#define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 594#define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 595#define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 596#define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 597 598#define BGE_TX_RINGS_MAX 4 599#define BGE_TX_RINGS_EXTSSRAM_MAX 16 600#define BGE_RX_RINGS_MAX 16 601#define BGE_RX_RINGS_MAX_5717 17 602 603/* Ethernet MAC control registers */ 604#define BGE_MAC_MODE 0x0400 605#define BGE_MAC_STS 0x0404 606#define BGE_MAC_EVT_ENB 0x0408 607#define BGE_MAC_LED_CTL 0x040C 608#define BGE_MAC_ADDR1_LO 0x0410 609#define BGE_MAC_ADDR1_HI 0x0414 610#define BGE_MAC_ADDR2_LO 0x0418 611#define BGE_MAC_ADDR2_HI 0x041C 612#define BGE_MAC_ADDR3_LO 0x0420 613#define BGE_MAC_ADDR3_HI 0x0424 614#define BGE_MAC_ADDR4_LO 0x0428 615#define BGE_MAC_ADDR4_HI 0x042C 616#define BGE_WOL_PATPTR 0x0430 617#define BGE_WOL_PATCFG 0x0434 618#define BGE_TX_RANDOM_BACKOFF 0x0438 619#define BGE_RX_MTU 0x043C 620#define BGE_GBIT_PCS_TEST 0x0440 621#define BGE_TX_TBI_AUTONEG 0x0444 622#define BGE_RX_TBI_AUTONEG 0x0448 623#define BGE_MI_COMM 0x044C 624#define BGE_MI_STS 0x0450 625#define BGE_MI_MODE 0x0454 626#define BGE_AUTOPOLL_STS 0x0458 627#define BGE_TX_MODE 0x045C 628#define BGE_TX_STS 0x0460 629#define BGE_TX_LENGTHS 0x0464 630#define BGE_RX_MODE 0x0468 631#define BGE_RX_STS 0x046C 632#define BGE_MAR0 0x0470 633#define BGE_MAR1 0x0474 634#define BGE_MAR2 0x0478 635#define BGE_MAR3 0x047C 636#define BGE_RX_BD_RULES_CTL0 0x0480 637#define BGE_RX_BD_RULES_MASKVAL0 0x0484 638#define BGE_RX_BD_RULES_CTL1 0x0488 639#define BGE_RX_BD_RULES_MASKVAL1 0x048C 640#define BGE_RX_BD_RULES_CTL2 0x0490 641#define BGE_RX_BD_RULES_MASKVAL2 0x0494 642#define BGE_RX_BD_RULES_CTL3 0x0498 643#define BGE_RX_BD_RULES_MASKVAL3 0x049C 644#define BGE_RX_BD_RULES_CTL4 0x04A0 645#define BGE_RX_BD_RULES_MASKVAL4 0x04A4 646#define BGE_RX_BD_RULES_CTL5 0x04A8 647#define BGE_RX_BD_RULES_MASKVAL5 0x04AC 648#define BGE_RX_BD_RULES_CTL6 0x04B0 649#define BGE_RX_BD_RULES_MASKVAL6 0x04B4 650#define BGE_RX_BD_RULES_CTL7 0x04B8 651#define BGE_RX_BD_RULES_MASKVAL7 0x04BC 652#define BGE_RX_BD_RULES_CTL8 0x04C0 653#define BGE_RX_BD_RULES_MASKVAL8 0x04C4 654#define BGE_RX_BD_RULES_CTL9 0x04C8 655#define BGE_RX_BD_RULES_MASKVAL9 0x04CC 656#define BGE_RX_BD_RULES_CTL10 0x04D0 657#define BGE_RX_BD_RULES_MASKVAL10 0x04D4 658#define BGE_RX_BD_RULES_CTL11 0x04D8 659#define BGE_RX_BD_RULES_MASKVAL11 0x04DC 660#define BGE_RX_BD_RULES_CTL12 0x04E0 661#define BGE_RX_BD_RULES_MASKVAL12 0x04E4 662#define BGE_RX_BD_RULES_CTL13 0x04E8 663#define BGE_RX_BD_RULES_MASKVAL13 0x04EC 664#define BGE_RX_BD_RULES_CTL14 0x04F0 665#define BGE_RX_BD_RULES_MASKVAL14 0x04F4 666#define BGE_RX_BD_RULES_CTL15 0x04F8 667#define BGE_RX_BD_RULES_MASKVAL15 0x04FC 668#define BGE_RX_RULES_CFG 0x0500 669#define BGE_MAX_RX_FRAME_LOWAT 0x0504 670#define BGE_SERDES_CFG 0x0590 671#define BGE_SERDES_STS 0x0594 672#define BGE_SGDIG_CFG 0x05B0 673#define BGE_SGDIG_STS 0x05B4 674#define BGE_TX_MAC_STATS_OCTETS 0x0800 675#define BGE_TX_MAC_STATS_RESERVE_0 0x0804 676#define BGE_TX_MAC_STATS_COLLS 0x0808 677#define BGE_TX_MAC_STATS_XON_SENT 0x080C 678#define BGE_TX_MAC_STATS_XOFF_SENT 0x0810 679#define BGE_TX_MAC_STATS_RESERVE_1 0x0814 680#define BGE_TX_MAC_STATS_ERRORS 0x0818 681#define BGE_TX_MAC_STATS_SINGLE_COLL 0x081C 682#define BGE_TX_MAC_STATS_MULTI_COLL 0x0820 683#define BGE_TX_MAC_STATS_DEFERRED 0x0824 684#define BGE_TX_MAC_STATS_RESERVE_2 0x0828 685#define BGE_TX_MAC_STATS_EXCESS_COLL 0x082C 686#define BGE_TX_MAC_STATS_LATE_COLL 0x0830 687#define BGE_TX_MAC_STATS_RESERVE_3 0x0834 688#define BGE_TX_MAC_STATS_RESERVE_4 0x0838 689#define BGE_TX_MAC_STATS_RESERVE_5 0x083C 690#define BGE_TX_MAC_STATS_RESERVE_6 0x0840 691#define BGE_TX_MAC_STATS_RESERVE_7 0x0844 692#define BGE_TX_MAC_STATS_RESERVE_8 0x0848 693#define BGE_TX_MAC_STATS_RESERVE_9 0x084C 694#define BGE_TX_MAC_STATS_RESERVE_10 0x0850 695#define BGE_TX_MAC_STATS_RESERVE_11 0x0854 696#define BGE_TX_MAC_STATS_RESERVE_12 0x0858 697#define BGE_TX_MAC_STATS_RESERVE_13 0x085C 698#define BGE_TX_MAC_STATS_RESERVE_14 0x0860 699#define BGE_TX_MAC_STATS_RESERVE_15 0x0864 700#define BGE_TX_MAC_STATS_RESERVE_16 0x0868 701#define BGE_TX_MAC_STATS_UCAST 0x086C 702#define BGE_TX_MAC_STATS_MCAST 0x0870 703#define BGE_TX_MAC_STATS_BCAST 0x0874 704#define BGE_TX_MAC_STATS_RESERVE_17 0x0878 705#define BGE_TX_MAC_STATS_RESERVE_18 0x087C 706#define BGE_RX_MAC_STATS_OCTESTS 0x0880 707#define BGE_RX_MAC_STATS_RESERVE_0 0x0884 708#define BGE_RX_MAC_STATS_FRAGMENTS 0x0888 709#define BGE_RX_MAC_STATS_UCAST 0x088C 710#define BGE_RX_MAC_STATS_MCAST 0x0890 711#define BGE_RX_MAC_STATS_BCAST 0x0894 712#define BGE_RX_MAC_STATS_FCS_ERRORS 0x0898 713#define BGE_RX_MAC_STATS_ALGIN_ERRORS 0x089C 714#define BGE_RX_MAC_STATS_XON_RCVD 0x08A0 715#define BGE_RX_MAC_STATS_XOFF_RCVD 0x08A4 716#define BGE_RX_MAC_STATS_CTRL_RCVD 0x08A8 717#define BGE_RX_MAC_STATS_XOFF_ENTERED 0x08AC 718#define BGE_RX_MAC_STATS_FRAME_TOO_LONG 0x08B0 719#define BGE_RX_MAC_STATS_JABBERS 0x08B4 720#define BGE_RX_MAC_STATS_UNDERSIZE 0x08B8 721 722/* Ethernet MAC Mode register */ 723#define BGE_MACMODE_RESET 0x00000001 724#define BGE_MACMODE_HALF_DUPLEX 0x00000002 725#define BGE_MACMODE_PORTMODE 0x0000000C 726#define BGE_MACMODE_LOOPBACK 0x00000010 727#define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 728#define BGE_MACMODE_TX_BURST_ENB 0x00000100 729#define BGE_MACMODE_MAX_DEFER 0x00000200 730#define BGE_MACMODE_LINK_POLARITY 0x00000400 731#define BGE_MACMODE_RX_STATS_ENB 0x00000800 732#define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 733#define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 734#define BGE_MACMODE_TX_STATS_ENB 0x00004000 735#define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 736#define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 737#define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 738#define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 739#define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 740#define BGE_MACMODE_MIP_ENB 0x00100000 741#define BGE_MACMODE_TXDMA_ENB 0x00200000 742#define BGE_MACMODE_RXDMA_ENB 0x00400000 743#define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 744 745#define BGE_PORTMODE_NONE 0x00000000 746#define BGE_PORTMODE_MII 0x00000004 747#define BGE_PORTMODE_GMII 0x00000008 748#define BGE_PORTMODE_TBI 0x0000000C 749 750/* MAC Status register */ 751#define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 752#define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 753#define BGE_MACSTAT_RX_CFG 0x00000004 754#define BGE_MACSTAT_CFG_CHANGED 0x00000008 755#define BGE_MACSTAT_SYNC_CHANGED 0x00000010 756#define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 757#define BGE_MACSTAT_LINK_CHANGED 0x00001000 758#define BGE_MACSTAT_MI_COMPLETE 0x00400000 759#define BGE_MACSTAT_MI_INTERRUPT 0x00800000 760#define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 761#define BGE_MACSTAT_ODI_ERROR 0x02000000 762#define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 763#define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 764 765/* MAC Event Enable Register */ 766#define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 767#define BGE_EVTENB_LINK_CHANGED 0x00001000 768#define BGE_EVTENB_MI_COMPLETE 0x00400000 769#define BGE_EVTENB_MI_INTERRUPT 0x00800000 770#define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 771#define BGE_EVTENB_ODI_ERROR 0x02000000 772#define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 773#define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 774 775/* LED Control Register */ 776#define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 777#define BGE_LEDCTL_1000MBPS_LED 0x00000002 778#define BGE_LEDCTL_100MBPS_LED 0x00000004 779#define BGE_LEDCTL_10MBPS_LED 0x00000008 780#define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 781#define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 782#define BGE_LEDCTL_TREFLED_BLINK_2 0x00000040 783#define BGE_LEDCTL_1000MBPS_STS 0x00000080 784#define BGE_LEDCTL_100MBPS_STS 0x00000100 785#define BGE_LEDCTL_10MBPS_STS 0x00000200 786#define BGE_LEDCTL_TRADLED_STS 0x00000400 787#define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 788#define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 789 790/* TX backoff seed register */ 791#define BGE_TX_BACKOFF_SEED_MASK 0x3F 792 793/* Autopoll status register */ 794#define BGE_AUTOPOLLSTS_ERROR 0x00000001 795 796/* Transmit MAC mode register */ 797#define BGE_TXMODE_RESET 0x00000001 798#define BGE_TXMODE_ENABLE 0x00000002 799#define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 800#define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 801#define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 802#define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 803#define BGE_TXMODE_JMB_FRM_LEN 0x00400000 804#define BGE_TXMODE_CNT_DN_MODE 0x00800000 805 806/* Transmit MAC status register */ 807#define BGE_TXSTAT_RX_XOFFED 0x00000001 808#define BGE_TXSTAT_SENT_XOFF 0x00000002 809#define BGE_TXSTAT_SENT_XON 0x00000004 810#define BGE_TXSTAT_LINK_UP 0x00000008 811#define BGE_TXSTAT_ODI_UFLOW 0x00000010 812#define BGE_TXSTAT_ODI_OFLOW 0x00000020 813 814/* Transmit MAC lengths register */ 815#define BGE_TXLEN_SLOTTIME 0x000000FF 816#define BGE_TXLEN_IPG 0x00000F00 817#define BGE_TXLEN_CRS 0x00003000 818#define BGE_TXLEN_JMB_FRM_LEN_MSK 0x00FF0000 819#define BGE_TXLEN_CNT_DN_VAL_MSK 0xFF000000 820 821/* Receive MAC mode register */ 822#define BGE_RXMODE_RESET 0x00000001 823#define BGE_RXMODE_ENABLE 0x00000002 824#define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 825#define BGE_RXMODE_RX_GIANTS 0x00000020 826#define BGE_RXMODE_RX_RUNTS 0x00000040 827#define BGE_RXMODE_8022_LENCHECK 0x00000080 828#define BGE_RXMODE_RX_PROMISC 0x00000100 829#define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 830#define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 831 832/* Receive MAC status register */ 833#define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 834#define BGE_RXSTAT_RCVD_XOFF 0x00000002 835#define BGE_RXSTAT_RCVD_XON 0x00000004 836 837/* Receive Rules Control register */ 838#define BGE_RXRULECTL_OFFSET 0x000000FF 839#define BGE_RXRULECTL_CLASS 0x00001F00 840#define BGE_RXRULECTL_HDRTYPE 0x0000E000 841#define BGE_RXRULECTL_COMPARE_OP 0x00030000 842#define BGE_RXRULECTL_MAP 0x01000000 843#define BGE_RXRULECTL_DISCARD 0x02000000 844#define BGE_RXRULECTL_MASK 0x04000000 845#define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 846#define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 847#define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 848#define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 849 850/* Receive Rules Mask register */ 851#define BGE_RXRULEMASK_VALUE 0x0000FFFF 852#define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 853 854/* SERDES configuration register */ 855#define BGE_SERDESCFG_RXR 0x00000007 /* phase interpolator */ 856#define BGE_SERDESCFG_RXG 0x00000018 /* rx gain setting */ 857#define BGE_SERDESCFG_RXEDGESEL 0x00000040 /* rising/falling egde */ 858#define BGE_SERDESCFG_TX_BIAS 0x00000380 /* TXDAC bias setting */ 859#define BGE_SERDESCFG_IBMAX 0x00000400 /* bias current +25% */ 860#define BGE_SERDESCFG_IBMIN 0x00000800 /* bias current -25% */ 861#define BGE_SERDESCFG_TXMODE 0x00001000 862#define BGE_SERDESCFG_TXEDGESEL 0x00002000 /* rising/falling edge */ 863#define BGE_SERDESCFG_MODE 0x00004000 /* TXCP/TXCN disabled */ 864#define BGE_SERDESCFG_PLLTEST 0x00008000 /* PLL test mode */ 865#define BGE_SERDESCFG_CDET 0x00010000 /* comma detect enable */ 866#define BGE_SERDESCFG_TBILOOP 0x00020000 /* local loopback */ 867#define BGE_SERDESCFG_REMLOOP 0x00040000 /* remote loopback */ 868#define BGE_SERDESCFG_INVPHASE 0x00080000 /* Reverse 125Mhz clock */ 869#define BGE_SERDESCFG_12REGCTL 0x00300000 /* 1.2v regulator ctl */ 870#define BGE_SERDESCFG_REGCTL 0x00C00000 /* regulator ctl (2.5v) */ 871 872/* SERDES status register */ 873#define BGE_SERDESSTS_RXSTAT 0x0000000F /* receive status bits */ 874#define BGE_SERDESSTS_CDET 0x00000010 /* comma code detected */ 875 876/* SGDIG config (not documented) */ 877#define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 878#define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 879#define BGE_SGDIGCFG_SEND 0x40000000 880#define BGE_SGDIGCFG_AUTO 0x80000000 881 882/* SGDIG status (not documented) */ 883#define BGE_SGDIGSTS_DONE 0x00000002 884#define BGE_SGDIGSTS_IS_SERDES 0x00000100 885#define BGE_SGDIGSTS_PAUSE_CAP 0x00080000 886#define BGE_SGDIGSTS_ASYM_PAUSE 0x00100000 887 888 889/* MI communication register */ 890#define BGE_MICOMM_DATA 0x0000FFFF 891#define BGE_MICOMM_REG 0x001F0000 892#define BGE_MICOMM_PHY 0x03E00000 893#define BGE_MICOMM_CMD 0x0C000000 894#define BGE_MICOMM_READFAIL 0x10000000 895#define BGE_MICOMM_BUSY 0x20000000 896 897#define BGE_MIREG(x) ((x & 0x1F) << 16) 898#define BGE_MIPHY(x) ((x & 0x1F) << 21) 899#define BGE_MICMD_WRITE 0x04000000 900#define BGE_MICMD_READ 0x08000000 901 902/* MI status register */ 903#define BGE_MISTS_LINK 0x00000001 904#define BGE_MISTS_10MBPS 0x00000002 905 906#define BGE_MIMODE_CLK_10MHZ 0x00000001 907#define BGE_MIMODE_SHORTPREAMBLE 0x00000002 908#define BGE_MIMODE_AUTOPOLL 0x00000010 909#define BGE_MIMODE_CLKCNT 0x001F0000 910#define BGE_MIMODE_500KHZ_CONST 0x00008000 911#define BGE_MIMODE_BASE 0x000C0000 912 913 914/* 915 * Send data initiator control registers. 916 */ 917#define BGE_SDI_MODE 0x0C00 918#define BGE_SDI_STATUS 0x0C04 919#define BGE_SDI_STATS_CTL 0x0C08 920#define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 921#define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 922#define BGE_ISO_PKT_TX 0x0C20 923#define BGE_LOCSTATS_COS0 0x0C80 924#define BGE_LOCSTATS_COS1 0x0C84 925#define BGE_LOCSTATS_COS2 0x0C88 926#define BGE_LOCSTATS_COS3 0x0C8C 927#define BGE_LOCSTATS_COS4 0x0C90 928#define BGE_LOCSTATS_COS5 0x0C84 929#define BGE_LOCSTATS_COS6 0x0C98 930#define BGE_LOCSTATS_COS7 0x0C9C 931#define BGE_LOCSTATS_COS8 0x0CA0 932#define BGE_LOCSTATS_COS9 0x0CA4 933#define BGE_LOCSTATS_COS10 0x0CA8 934#define BGE_LOCSTATS_COS11 0x0CAC 935#define BGE_LOCSTATS_COS12 0x0CB0 936#define BGE_LOCSTATS_COS13 0x0CB4 937#define BGE_LOCSTATS_COS14 0x0CB8 938#define BGE_LOCSTATS_COS15 0x0CBC 939#define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 940#define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 941#define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 942#define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 943#define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 944#define BGE_LOCSTATS_IRQS 0x0CD4 945#define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 946#define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 947 948/* Send Data Initiator mode register */ 949#define BGE_SDIMODE_RESET 0x00000001 950#define BGE_SDIMODE_ENABLE 0x00000002 951#define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 952#define BGE_SDIMODE_HW_LSO_PRE_DMA 0x00000008 953 954/* Send Data Initiator stats register */ 955#define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 956 957/* Send Data Initiator stats control register */ 958#define BGE_SDISTATSCTL_ENABLE 0x00000001 959#define BGE_SDISTATSCTL_FASTER 0x00000002 960#define BGE_SDISTATSCTL_CLEAR 0x00000004 961#define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 962#define BGE_SDISTATSCTL_FORCEZERO 0x00000010 963 964/* 965 * Send Data Completion Control registers 966 */ 967#define BGE_SDC_MODE 0x1000 968#define BGE_SDC_STATUS 0x1004 969 970/* Send Data completion mode register */ 971#define BGE_SDCMODE_RESET 0x00000001 972#define BGE_SDCMODE_ENABLE 0x00000002 973#define BGE_SDCMODE_ATTN 0x00000004 974#define BGE_SDCMODE_CDELAY 0x00000010 975 976/* Send Data completion status register */ 977#define BGE_SDCSTAT_ATTN 0x00000004 978 979/* 980 * Send BD Ring Selector Control registers 981 */ 982#define BGE_SRS_MODE 0x1400 983#define BGE_SRS_STATUS 0x1404 984#define BGE_SRS_HWDIAG 0x1408 985#define BGE_SRS_LOC_NIC_CONS0 0x1440 986#define BGE_SRS_LOC_NIC_CONS1 0x1444 987#define BGE_SRS_LOC_NIC_CONS2 0x1448 988#define BGE_SRS_LOC_NIC_CONS3 0x144C 989#define BGE_SRS_LOC_NIC_CONS4 0x1450 990#define BGE_SRS_LOC_NIC_CONS5 0x1454 991#define BGE_SRS_LOC_NIC_CONS6 0x1458 992#define BGE_SRS_LOC_NIC_CONS7 0x145C 993#define BGE_SRS_LOC_NIC_CONS8 0x1460 994#define BGE_SRS_LOC_NIC_CONS9 0x1464 995#define BGE_SRS_LOC_NIC_CONS10 0x1468 996#define BGE_SRS_LOC_NIC_CONS11 0x146C 997#define BGE_SRS_LOC_NIC_CONS12 0x1470 998#define BGE_SRS_LOC_NIC_CONS13 0x1474 999#define BGE_SRS_LOC_NIC_CONS14 0x1478 1000#define BGE_SRS_LOC_NIC_CONS15 0x147C 1001 1002/* Send BD Ring Selector Mode register */ 1003#define BGE_SRSMODE_RESET 0x00000001 1004#define BGE_SRSMODE_ENABLE 0x00000002 1005#define BGE_SRSMODE_ATTN 0x00000004 1006 1007/* Send BD Ring Selector Status register */ 1008#define BGE_SRSSTAT_ERROR 0x00000004 1009 1010/* Send BD Ring Selector HW Diagnostics register */ 1011#define BGE_SRSHWDIAG_STATE 0x0000000F 1012#define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 1013#define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 1014#define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 1015 1016/* 1017 * Send BD Initiator Selector Control registers 1018 */ 1019#define BGE_SBDI_MODE 0x1800 1020#define BGE_SBDI_STATUS 0x1804 1021#define BGE_SBDI_LOC_NIC_PROD0 0x1808 1022#define BGE_SBDI_LOC_NIC_PROD1 0x180C 1023#define BGE_SBDI_LOC_NIC_PROD2 0x1810 1024#define BGE_SBDI_LOC_NIC_PROD3 0x1814 1025#define BGE_SBDI_LOC_NIC_PROD4 0x1818 1026#define BGE_SBDI_LOC_NIC_PROD5 0x181C 1027#define BGE_SBDI_LOC_NIC_PROD6 0x1820 1028#define BGE_SBDI_LOC_NIC_PROD7 0x1824 1029#define BGE_SBDI_LOC_NIC_PROD8 0x1828 1030#define BGE_SBDI_LOC_NIC_PROD9 0x182C 1031#define BGE_SBDI_LOC_NIC_PROD10 0x1830 1032#define BGE_SBDI_LOC_NIC_PROD11 0x1834 1033#define BGE_SBDI_LOC_NIC_PROD12 0x1838 1034#define BGE_SBDI_LOC_NIC_PROD13 0x183C 1035#define BGE_SBDI_LOC_NIC_PROD14 0x1840 1036#define BGE_SBDI_LOC_NIC_PROD15 0x1844 1037 1038/* Send BD Initiator Mode register */ 1039#define BGE_SBDIMODE_RESET 0x00000001 1040#define BGE_SBDIMODE_ENABLE 0x00000002 1041#define BGE_SBDIMODE_ATTN 0x00000004 1042 1043/* Send BD Initiator Status register */ 1044#define BGE_SBDISTAT_ERROR 0x00000004 1045 1046/* 1047 * Send BD Completion Control registers 1048 */ 1049#define BGE_SBDC_MODE 0x1C00 1050#define BGE_SBDC_STATUS 0x1C04 1051 1052/* Send BD Completion Control Mode register */ 1053#define BGE_SBDCMODE_RESET 0x00000001 1054#define BGE_SBDCMODE_ENABLE 0x00000002 1055#define BGE_SBDCMODE_ATTN 0x00000004 1056 1057/* Send BD Completion Control Status register */ 1058#define BGE_SBDCSTAT_ATTN 0x00000004 1059 1060/* 1061 * Receive List Placement Control registers 1062 */ 1063#define BGE_RXLP_MODE 0x2000 1064#define BGE_RXLP_STATUS 0x2004 1065#define BGE_RXLP_SEL_LIST_LOCK 0x2008 1066#define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 1067#define BGE_RXLP_CFG 0x2010 1068#define BGE_RXLP_STATS_CTL 0x2014 1069#define BGE_RXLP_STATS_ENABLE_MASK 0x2018 1070#define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 1071#define BGE_RXLP_HEAD0 0x2100 1072#define BGE_RXLP_TAIL0 0x2104 1073#define BGE_RXLP_COUNT0 0x2108 1074#define BGE_RXLP_HEAD1 0x2110 1075#define BGE_RXLP_TAIL1 0x2114 1076#define BGE_RXLP_COUNT1 0x2118 1077#define BGE_RXLP_HEAD2 0x2120 1078#define BGE_RXLP_TAIL2 0x2124 1079#define BGE_RXLP_COUNT2 0x2128 1080#define BGE_RXLP_HEAD3 0x2130 1081#define BGE_RXLP_TAIL3 0x2134 1082#define BGE_RXLP_COUNT3 0x2138 1083#define BGE_RXLP_HEAD4 0x2140 1084#define BGE_RXLP_TAIL4 0x2144 1085#define BGE_RXLP_COUNT4 0x2148 1086#define BGE_RXLP_HEAD5 0x2150 1087#define BGE_RXLP_TAIL5 0x2154 1088#define BGE_RXLP_COUNT5 0x2158 1089#define BGE_RXLP_HEAD6 0x2160 1090#define BGE_RXLP_TAIL6 0x2164 1091#define BGE_RXLP_COUNT6 0x2168 1092#define BGE_RXLP_HEAD7 0x2170 1093#define BGE_RXLP_TAIL7 0x2174 1094#define BGE_RXLP_COUNT7 0x2178 1095#define BGE_RXLP_HEAD8 0x2180 1096#define BGE_RXLP_TAIL8 0x2184 1097#define BGE_RXLP_COUNT8 0x2188 1098#define BGE_RXLP_HEAD9 0x2190 1099#define BGE_RXLP_TAIL9 0x2194 1100#define BGE_RXLP_COUNT9 0x2198 1101#define BGE_RXLP_HEAD10 0x21A0 1102#define BGE_RXLP_TAIL10 0x21A4 1103#define BGE_RXLP_COUNT10 0x21A8 1104#define BGE_RXLP_HEAD11 0x21B0 1105#define BGE_RXLP_TAIL11 0x21B4 1106#define BGE_RXLP_COUNT11 0x21B8 1107#define BGE_RXLP_HEAD12 0x21C0 1108#define BGE_RXLP_TAIL12 0x21C4 1109#define BGE_RXLP_COUNT12 0x21C8 1110#define BGE_RXLP_HEAD13 0x21D0 1111#define BGE_RXLP_TAIL13 0x21D4 1112#define BGE_RXLP_COUNT13 0x21D8 1113#define BGE_RXLP_HEAD14 0x21E0 1114#define BGE_RXLP_TAIL14 0x21E4 1115#define BGE_RXLP_COUNT14 0x21E8 1116#define BGE_RXLP_HEAD15 0x21F0 1117#define BGE_RXLP_TAIL15 0x21F4 1118#define BGE_RXLP_COUNT15 0x21F8 1119#define BGE_RXLP_LOCSTAT_COS0 0x2200 1120#define BGE_RXLP_LOCSTAT_COS1 0x2204 1121#define BGE_RXLP_LOCSTAT_COS2 0x2208 1122#define BGE_RXLP_LOCSTAT_COS3 0x220C 1123#define BGE_RXLP_LOCSTAT_COS4 0x2210 1124#define BGE_RXLP_LOCSTAT_COS5 0x2214 1125#define BGE_RXLP_LOCSTAT_COS6 0x2218 1126#define BGE_RXLP_LOCSTAT_COS7 0x221C 1127#define BGE_RXLP_LOCSTAT_COS8 0x2220 1128#define BGE_RXLP_LOCSTAT_COS9 0x2224 1129#define BGE_RXLP_LOCSTAT_COS10 0x2228 1130#define BGE_RXLP_LOCSTAT_COS11 0x222C 1131#define BGE_RXLP_LOCSTAT_COS12 0x2230 1132#define BGE_RXLP_LOCSTAT_COS13 0x2234 1133#define BGE_RXLP_LOCSTAT_COS14 0x2238 1134#define BGE_RXLP_LOCSTAT_COS15 0x223C 1135#define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 1136#define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 1137#define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 1138#define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 1139#define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 1140#define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 1141#define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 1142 1143 1144/* Receive List Placement mode register */ 1145#define BGE_RXLPMODE_RESET 0x00000001 1146#define BGE_RXLPMODE_ENABLE 0x00000002 1147#define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 1148#define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 1149#define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 1150 1151/* Receive List Placement Status register */ 1152#define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 1153#define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 1154#define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 1155 1156/* 1157 * Receive Data and Receive BD Initiator Control Registers 1158 */ 1159#define BGE_RDBDI_MODE 0x2400 1160#define BGE_RDBDI_STATUS 0x2404 1161#define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 1162#define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 1163#define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 1164#define BGE_RX_JUMBO_RCB_NICADDR 0x244C 1165#define BGE_RX_STD_RCB_HADDR_HI 0x2450 1166#define BGE_RX_STD_RCB_HADDR_LO 0x2454 1167#define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 1168#define BGE_RX_STD_RCB_NICADDR 0x245C 1169#define BGE_RX_MINI_RCB_HADDR_HI 0x2460 1170#define BGE_RX_MINI_RCB_HADDR_LO 0x2464 1171#define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 1172#define BGE_RX_MINI_RCB_NICADDR 0x246C 1173#define BGE_RDBDI_JUMBO_RX_CONS 0x2470 1174#define BGE_RDBDI_STD_RX_CONS 0x2474 1175#define BGE_RDBDI_MINI_RX_CONS 0x2478 1176#define BGE_RDBDI_RETURN_PROD0 0x2480 1177#define BGE_RDBDI_RETURN_PROD1 0x2484 1178#define BGE_RDBDI_RETURN_PROD2 0x2488 1179#define BGE_RDBDI_RETURN_PROD3 0x248C 1180#define BGE_RDBDI_RETURN_PROD4 0x2490 1181#define BGE_RDBDI_RETURN_PROD5 0x2494 1182#define BGE_RDBDI_RETURN_PROD6 0x2498 1183#define BGE_RDBDI_RETURN_PROD7 0x249C 1184#define BGE_RDBDI_RETURN_PROD8 0x24A0 1185#define BGE_RDBDI_RETURN_PROD9 0x24A4 1186#define BGE_RDBDI_RETURN_PROD10 0x24A8 1187#define BGE_RDBDI_RETURN_PROD11 0x24AC 1188#define BGE_RDBDI_RETURN_PROD12 0x24B0 1189#define BGE_RDBDI_RETURN_PROD13 0x24B4 1190#define BGE_RDBDI_RETURN_PROD14 0x24B8 1191#define BGE_RDBDI_RETURN_PROD15 0x24BC 1192#define BGE_RDBDI_HWDIAG 0x24C0 1193 1194 1195/* Receive Data and Receive BD Initiator Mode register */ 1196#define BGE_RDBDIMODE_RESET 0x00000001 1197#define BGE_RDBDIMODE_ENABLE 0x00000002 1198#define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 1199#define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 1200#define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 1201 1202/* Receive Data and Receive BD Initiator Status register */ 1203#define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 1204#define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 1205#define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 1206 1207 1208/* 1209 * Receive Data Completion Control registers 1210 */ 1211#define BGE_RDC_MODE 0x2800 1212 1213/* Receive Data Completion Mode register */ 1214#define BGE_RDCMODE_RESET 0x00000001 1215#define BGE_RDCMODE_ENABLE 0x00000002 1216#define BGE_RDCMODE_ATTN 0x00000004 1217 1218/* 1219 * Receive BD Initiator Control registers 1220 */ 1221#define BGE_RBDI_MODE 0x2C00 1222#define BGE_RBDI_STATUS 0x2C04 1223#define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 1224#define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 1225#define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 1226#define BGE_RBDI_MINI_REPL_THRESH 0x2C14 1227#define BGE_RBDI_STD_REPL_THRESH 0x2C18 1228#define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 1229 1230#define BGE_STD_REPLENISH_LWM 0x2D00 1231#define BGE_JMB_REPLENISH_LWM 0x2D04 1232 1233/* Receive BD Initiator Mode register */ 1234#define BGE_RBDIMODE_RESET 0x00000001 1235#define BGE_RBDIMODE_ENABLE 0x00000002 1236#define BGE_RBDIMODE_ATTN 0x00000004 1237 1238/* Receive BD Initiator Status register */ 1239#define BGE_RBDISTAT_ATTN 0x00000004 1240 1241/* 1242 * Receive BD Completion Control registers 1243 */ 1244#define BGE_RBDC_MODE 0x3000 1245#define BGE_RBDC_STATUS 0x3004 1246#define BGE_RBDC_JUMBO_BD_PROD 0x3008 1247#define BGE_RBDC_STD_BD_PROD 0x300C 1248#define BGE_RBDC_MINI_BD_PROD 0x3010 1249 1250/* Receive BD completion mode register */ 1251#define BGE_RBDCMODE_RESET 0x00000001 1252#define BGE_RBDCMODE_ENABLE 0x00000002 1253#define BGE_RBDCMODE_ATTN 0x00000004 1254 1255/* Receive BD completion status register */ 1256#define BGE_RBDCSTAT_ERROR 0x00000004 1257 1258/* 1259 * Receive List Selector Control registers 1260 */ 1261#define BGE_RXLS_MODE 0x3400 1262#define BGE_RXLS_STATUS 0x3404 1263 1264/* Receive List Selector Mode register */ 1265#define BGE_RXLSMODE_RESET 0x00000001 1266#define BGE_RXLSMODE_ENABLE 0x00000002 1267#define BGE_RXLSMODE_ATTN 0x00000004 1268 1269/* Receive List Selector Status register */ 1270#define BGE_RXLSSTAT_ERROR 0x00000004 1271 1272#define BGE_CPMU_CTRL 0x3600 1273#define BGE_CPMU_LSPD_10MB_CLK 0x3604 1274#define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1275#define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1276#define BGE_CPMU_HST_ACC 0x361C 1277#define BGE_CPMU_CLCK_ORIDE 0x3624 1278#define BGE_CPMU_CLCK_STAT 0x3630 1279#define BGE_CPMU_MUTEX_REQ 0x365C 1280#define BGE_CPMU_MUTEX_GNT 0x3660 1281#define BGE_CPMU_PHY_STRAP 0x3664 1282 1283/* Central Power Management Unit (CPMU) register */ 1284#define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1285#define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1286#define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1287#define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1288 1289/* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1290#define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1291#define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1292 1293/* Link Speed 1000MB Power Mode Clock Policy register */ 1294#define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1295#define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1296#define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1297 1298/* Link Aware Power Mode Clock Policy register */ 1299#define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1300#define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1301 1302#define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1303#define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1304 1305/* Clock Speed Override Policy register */ 1306#define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 1307 1308/* CPMU Clock Status register */ 1309#define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1310#define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1311#define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1312#define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1313 1314/* CPMU Mutex Request register */ 1315#define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1316#define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1317 1318/* CPMU GPHY Strap register */ 1319#define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1320 1321/* 1322 * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 1323 */ 1324#define BGE_MBCF_MODE 0x3800 1325#define BGE_MBCF_STATUS 0x3804 1326 1327/* Mbuf Cluster Free mode register */ 1328#define BGE_MBCFMODE_RESET 0x00000001 1329#define BGE_MBCFMODE_ENABLE 0x00000002 1330#define BGE_MBCFMODE_ATTN 0x00000004 1331 1332/* Mbuf Cluster Free status register */ 1333#define BGE_MBCFSTAT_ERROR 0x00000004 1334 1335/* 1336 * Host Coalescing Control registers 1337 */ 1338#define BGE_HCC_MODE 0x3C00 1339#define BGE_HCC_STATUS 0x3C04 1340#define BGE_HCC_RX_COAL_TICKS 0x3C08 1341#define BGE_HCC_TX_COAL_TICKS 0x3C0C 1342#define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 1343#define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 1344#define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 1345#define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 1346#define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1347#define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 1348#define BGE_HCC_STATS_TICKS 0x3C28 1349#define BGE_HCC_STATS_ADDR_HI 0x3C30 1350#define BGE_HCC_STATS_ADDR_LO 0x3C34 1351#define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 1352#define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 1353#define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 1354#define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 1355#define BGE_FLOW_ATTN 0x3C48 1356#define BGE_HCC_JUMBO_BD_CONS 0x3C50 1357#define BGE_HCC_STD_BD_CONS 0x3C54 1358#define BGE_HCC_MINI_BD_CONS 0x3C58 1359#define BGE_HCC_RX_RETURN_PROD0 0x3C80 1360#define BGE_HCC_RX_RETURN_PROD1 0x3C84 1361#define BGE_HCC_RX_RETURN_PROD2 0x3C88 1362#define BGE_HCC_RX_RETURN_PROD3 0x3C8C 1363#define BGE_HCC_RX_RETURN_PROD4 0x3C90 1364#define BGE_HCC_RX_RETURN_PROD5 0x3C94 1365#define BGE_HCC_RX_RETURN_PROD6 0x3C98 1366#define BGE_HCC_RX_RETURN_PROD7 0x3C9C 1367#define BGE_HCC_RX_RETURN_PROD8 0x3CA0 1368#define BGE_HCC_RX_RETURN_PROD9 0x3CA4 1369#define BGE_HCC_RX_RETURN_PROD10 0x3CA8 1370#define BGE_HCC_RX_RETURN_PROD11 0x3CAC 1371#define BGE_HCC_RX_RETURN_PROD12 0x3CB0 1372#define BGE_HCC_RX_RETURN_PROD13 0x3CB4 1373#define BGE_HCC_RX_RETURN_PROD14 0x3CB8 1374#define BGE_HCC_RX_RETURN_PROD15 0x3CBC 1375#define BGE_HCC_TX_BD_CONS0 0x3CC0 1376#define BGE_HCC_TX_BD_CONS1 0x3CC4 1377#define BGE_HCC_TX_BD_CONS2 0x3CC8 1378#define BGE_HCC_TX_BD_CONS3 0x3CCC 1379#define BGE_HCC_TX_BD_CONS4 0x3CD0 1380#define BGE_HCC_TX_BD_CONS5 0x3CD4 1381#define BGE_HCC_TX_BD_CONS6 0x3CD8 1382#define BGE_HCC_TX_BD_CONS7 0x3CDC 1383#define BGE_HCC_TX_BD_CONS8 0x3CE0 1384#define BGE_HCC_TX_BD_CONS9 0x3CE4 1385#define BGE_HCC_TX_BD_CONS10 0x3CE8 1386#define BGE_HCC_TX_BD_CONS11 0x3CEC 1387#define BGE_HCC_TX_BD_CONS12 0x3CF0 1388#define BGE_HCC_TX_BD_CONS13 0x3CF4 1389#define BGE_HCC_TX_BD_CONS14 0x3CF8 1390#define BGE_HCC_TX_BD_CONS15 0x3CFC 1391 1392 1393/* Host coalescing mode register */ 1394#define BGE_HCCMODE_RESET 0x00000001 1395#define BGE_HCCMODE_ENABLE 0x00000002 1396#define BGE_HCCMODE_ATTN 0x00000004 1397#define BGE_HCCMODE_COAL_NOW 0x00000008 1398#define BGE_HCCMODE_MSI_BITS 0x00000070 1399#define BGE_HCCMODE_STATBLK_SIZE 0x00000180 1400 1401#define BGE_STATBLKSZ_FULL 0x00000000 1402#define BGE_STATBLKSZ_64BYTE 0x00000080 1403#define BGE_STATBLKSZ_32BYTE 0x00000100 1404 1405/* Host coalescing status register */ 1406#define BGE_HCCSTAT_ERROR 0x00000004 1407 1408/* Flow attention register */ 1409#define BGE_FLOWATTN_MB_LOWAT 0x00000040 1410#define BGE_FLOWATTN_MEMARB 0x00000080 1411#define BGE_FLOWATTN_HOSTCOAL 0x00008000 1412#define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 1413#define BGE_FLOWATTN_RCB_INVAL 0x00020000 1414#define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 1415#define BGE_FLOWATTN_RDBDI 0x00080000 1416#define BGE_FLOWATTN_RXLS 0x00100000 1417#define BGE_FLOWATTN_RXLP 0x00200000 1418#define BGE_FLOWATTN_RBDC 0x00400000 1419#define BGE_FLOWATTN_RBDI 0x00800000 1420#define BGE_FLOWATTN_SDC 0x08000000 1421#define BGE_FLOWATTN_SDI 0x10000000 1422#define BGE_FLOWATTN_SRS 0x20000000 1423#define BGE_FLOWATTN_SBDC 0x40000000 1424#define BGE_FLOWATTN_SBDI 0x80000000 1425 1426/* 1427 * Memory arbiter registers 1428 */ 1429#define BGE_MARB_MODE 0x4000 1430#define BGE_MARB_STATUS 0x4004 1431#define BGE_MARB_TRAPADDR_HI 0x4008 1432#define BGE_MARB_TRAPADDR_LO 0x400C 1433 1434/* Memory arbiter mode register */ 1435#define BGE_MARBMODE_RESET 0x00000001 1436#define BGE_MARBMODE_ENABLE 0x00000002 1437#define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 1438#define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 1439#define BGE_MARBMODE_DMAW1_TRAP 0x00000010 1440#define BGE_MARBMODE_DMAR1_TRAP 0x00000020 1441#define BGE_MARBMODE_RXRISC_TRAP 0x00000040 1442#define BGE_MARBMODE_TXRISC_TRAP 0x00000080 1443#define BGE_MARBMODE_PCI_TRAP 0x00000100 1444#define BGE_MARBMODE_DMAR2_TRAP 0x00000200 1445#define BGE_MARBMODE_RXQ_TRAP 0x00000400 1446#define BGE_MARBMODE_RXDI1_TRAP 0x00000800 1447#define BGE_MARBMODE_RXDI2_TRAP 0x00001000 1448#define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 1449#define BGE_MARBMODE_HCOAL_TRAP 0x00004000 1450#define BGE_MARBMODE_MBUF_TRAP 0x00008000 1451#define BGE_MARBMODE_TXDI_TRAP 0x00010000 1452#define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 1453#define BGE_MARBMODE_TXBD_TRAP 0x00040000 1454#define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 1455#define BGE_MARBMODE_DMAW2_TRAP 0x00100000 1456#define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 1457#define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 1458#define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 1459#define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 1460#define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 1461 1462/* Memory arbiter status register */ 1463#define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 1464#define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 1465#define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 1466#define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 1467#define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 1468#define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 1469#define BGE_MARBSTAT_PCI_TRAP 0x00000100 1470#define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 1471#define BGE_MARBSTAT_RXQ_TRAP 0x00000400 1472#define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 1473#define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 1474#define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 1475#define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 1476#define BGE_MARBSTAT_MBUF_TRAP 0x00008000 1477#define BGE_MARBSTAT_TXDI_TRAP 0x00010000 1478#define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 1479#define BGE_MARBSTAT_TXBD_TRAP 0x00040000 1480#define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 1481#define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 1482#define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 1483#define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 1484#define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 1485#define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 1486#define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 1487 1488/* 1489 * Buffer manager control registers 1490 */ 1491#define BGE_BMAN_MODE 0x4400 1492#define BGE_BMAN_STATUS 0x4404 1493#define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 1494#define BGE_BMAN_MBUFPOOL_LEN 0x440C 1495#define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 1496#define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 1497#define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 1498#define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 1499#define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 1500#define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 1501#define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 1502#define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 1503#define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 1504#define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 1505#define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 1506#define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 1507#define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 1508#define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 1509#define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 1510#define BGE_BMAN_HWDIAG_1 0x444C 1511#define BGE_BMAN_HWDIAG_2 0x4450 1512#define BGE_BMAN_HWDIAG_3 0x4454 1513 1514/* Buffer manager mode register */ 1515#define BGE_BMANMODE_RESET 0x00000001 1516#define BGE_BMANMODE_ENABLE 0x00000002 1517#define BGE_BMANMODE_ATTN 0x00000004 1518#define BGE_BMANMODE_TESTMODE 0x00000008 1519#define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 1520#define BGE_BMANMODE_NO_TX_UNDERRUN 0x80000000 1521 1522/* Buffer manager status register */ 1523#define BGE_BMANSTAT_ERRO 0x00000004 1524#define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 1525 1526 1527/* 1528 * Read DMA Control registers 1529 */ 1530#define BGE_RDMA_MODE 0x4800 1531#define BGE_RDMA_STATUS 0x4804 1532#define BGE_RDMA_RSRVCTRL 0x4900 1533#define BGE_RDMA_LSO_CRPTEN_CTRL 0x4910 1534 1535/* Read DMA mode register */ 1536#define BGE_RDMAMODE_RESET 0x00000001 1537#define BGE_RDMAMODE_ENABLE 0x00000002 1538#define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1539#define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1540#define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 1541#define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1542#define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1543#define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1544#define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1545#define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 1546#define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1547#define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1548#define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1549#define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 1550#define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 1551#define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 1552#define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1553#define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1554#define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 1555#define BGE_RDMAMODE_H2BNC_VLAN_DET 0x20000000 1556 1557/* Read DMA status register */ 1558#define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1559#define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1560#define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 1561#define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1562#define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1563#define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1564#define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1565#define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 1566 1567/* Read DMA Reserved Control register */ 1568#define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1569#define BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000C00 1570#define BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000C0000 1571#define BGE_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1572#define BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000FF0 1573#define BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000FF000 1574#define BGE_RDMA_RSRVCTRL_TXMRGN_MASK 0xFFE00000 1575 1576#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 0x00020000 1577#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1578#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K 0x000C0000 1579 1580/* 1581 * Write DMA control registers 1582 */ 1583#define BGE_WDMA_MODE 0x4C00 1584#define BGE_WDMA_STATUS 0x4C04 1585 1586/* Write DMA mode register */ 1587#define BGE_WDMAMODE_RESET 0x00000001 1588#define BGE_WDMAMODE_ENABLE 0x00000002 1589#define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1590#define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1591#define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 1592#define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1593#define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1594#define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1595#define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1596#define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 1597#define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 1598#define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 1599#define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 1600 1601/* Write DMA status register */ 1602#define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1603#define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1604#define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 1605#define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1606#define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1607#define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1608#define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1609#define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 1610 1611 1612/* 1613 * RX CPU registers 1614 */ 1615#define BGE_RXCPU_MODE 0x5000 1616#define BGE_RXCPU_STATUS 0x5004 1617#define BGE_RXCPU_PC 0x501C 1618 1619/* RX CPU mode register */ 1620#define BGE_RXCPUMODE_RESET 0x00000001 1621#define BGE_RXCPUMODE_SINGLESTEP 0x00000002 1622#define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 1623#define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1624#define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 1625#define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 1626#define BGE_RXCPUMODE_ROMFAIL 0x00000040 1627#define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 1628#define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 1629#define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1630#define BGE_RXCPUMODE_HALTCPU 0x00000400 1631#define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 1632#define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1633#define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 1634 1635/* RX CPU status register */ 1636#define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 1637#define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1638#define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 1639#define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 1640#define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 1641#define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 1642#define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1643#define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 1644#define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 1645#define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 1646#define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 1647#define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 1648#define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1649#define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1650#define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1651#define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1652#define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 1653 1654/* 1655 * V? CPU registers 1656 */ 1657#define BGE_VCPU_STATUS 0x5100 1658#define BGE_VCPU_EXT_CTRL 0x6890 1659 1660#define BGE_VCPU_STATUS_INIT_DONE 0x04000000 1661#define BGE_VCPU_STATUS_DRV_RESET 0x08000000 1662 1663#define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 1664#define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 1665 1666/* 1667 * TX CPU registers 1668 */ 1669#define BGE_TXCPU_MODE 0x5400 1670#define BGE_TXCPU_STATUS 0x5404 1671#define BGE_TXCPU_PC 0x541C 1672 1673/* TX CPU mode register */ 1674#define BGE_TXCPUMODE_RESET 0x00000001 1675#define BGE_TXCPUMODE_SINGLESTEP 0x00000002 1676#define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 1677#define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1678#define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 1679#define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 1680#define BGE_TXCPUMODE_ROMFAIL 0x00000040 1681#define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 1682#define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 1683#define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1684#define BGE_TXCPUMODE_HALTCPU 0x00000400 1685#define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 1686#define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1687 1688/* TX CPU status register */ 1689#define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 1690#define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1691#define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 1692#define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 1693#define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 1694#define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 1695#define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1696#define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 1697#define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 1698#define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 1699#define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 1700#define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 1701#define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1702#define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1703#define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1704#define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1705#define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 1706 1707 1708/* 1709 * Low priority mailbox registers 1710 */ 1711#define BGE_LPMBX_IRQ0_HI 0x5800 1712#define BGE_LPMBX_IRQ0_LO 0x5804 1713#define BGE_LPMBX_IRQ1_HI 0x5808 1714#define BGE_LPMBX_IRQ1_LO 0x580C 1715#define BGE_LPMBX_IRQ2_HI 0x5810 1716#define BGE_LPMBX_IRQ2_LO 0x5814 1717#define BGE_LPMBX_IRQ3_HI 0x5818 1718#define BGE_LPMBX_IRQ3_LO 0x581C 1719#define BGE_LPMBX_GEN0_HI 0x5820 1720#define BGE_LPMBX_GEN0_LO 0x5824 1721#define BGE_LPMBX_GEN1_HI 0x5828 1722#define BGE_LPMBX_GEN1_LO 0x582C 1723#define BGE_LPMBX_GEN2_HI 0x5830 1724#define BGE_LPMBX_GEN2_LO 0x5834 1725#define BGE_LPMBX_GEN3_HI 0x5828 1726#define BGE_LPMBX_GEN3_LO 0x582C 1727#define BGE_LPMBX_GEN4_HI 0x5840 1728#define BGE_LPMBX_GEN4_LO 0x5844 1729#define BGE_LPMBX_GEN5_HI 0x5848 1730#define BGE_LPMBX_GEN5_LO 0x584C 1731#define BGE_LPMBX_GEN6_HI 0x5850 1732#define BGE_LPMBX_GEN6_LO 0x5854 1733#define BGE_LPMBX_GEN7_HI 0x5858 1734#define BGE_LPMBX_GEN7_LO 0x585C 1735#define BGE_LPMBX_RELOAD_STATS_HI 0x5860 1736#define BGE_LPMBX_RELOAD_STATS_LO 0x5864 1737#define BGE_LPMBX_RX_STD_PROD_HI 0x5868 1738#define BGE_LPMBX_RX_STD_PROD_LO 0x586C 1739#define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 1740#define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 1741#define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 1742#define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 1743#define BGE_LPMBX_RX_CONS0_HI 0x5880 1744#define BGE_LPMBX_RX_CONS0_LO 0x5884 1745#define BGE_LPMBX_RX_CONS1_HI 0x5888 1746#define BGE_LPMBX_RX_CONS1_LO 0x588C 1747#define BGE_LPMBX_RX_CONS2_HI 0x5890 1748#define BGE_LPMBX_RX_CONS2_LO 0x5894 1749#define BGE_LPMBX_RX_CONS3_HI 0x5898 1750#define BGE_LPMBX_RX_CONS3_LO 0x589C 1751#define BGE_LPMBX_RX_CONS4_HI 0x58A0 1752#define BGE_LPMBX_RX_CONS4_LO 0x58A4 1753#define BGE_LPMBX_RX_CONS5_HI 0x58A8 1754#define BGE_LPMBX_RX_CONS5_LO 0x58AC 1755#define BGE_LPMBX_RX_CONS6_HI 0x58B0 1756#define BGE_LPMBX_RX_CONS6_LO 0x58B4 1757#define BGE_LPMBX_RX_CONS7_HI 0x58B8 1758#define BGE_LPMBX_RX_CONS7_LO 0x58BC 1759#define BGE_LPMBX_RX_CONS8_HI 0x58C0 1760#define BGE_LPMBX_RX_CONS8_LO 0x58C4 1761#define BGE_LPMBX_RX_CONS9_HI 0x58C8 1762#define BGE_LPMBX_RX_CONS9_LO 0x58CC 1763#define BGE_LPMBX_RX_CONS10_HI 0x58D0 1764#define BGE_LPMBX_RX_CONS10_LO 0x58D4 1765#define BGE_LPMBX_RX_CONS11_HI 0x58D8 1766#define BGE_LPMBX_RX_CONS11_LO 0x58DC 1767#define BGE_LPMBX_RX_CONS12_HI 0x58E0 1768#define BGE_LPMBX_RX_CONS12_LO 0x58E4 1769#define BGE_LPMBX_RX_CONS13_HI 0x58E8 1770#define BGE_LPMBX_RX_CONS13_LO 0x58EC 1771#define BGE_LPMBX_RX_CONS14_HI 0x58F0 1772#define BGE_LPMBX_RX_CONS14_LO 0x58F4 1773#define BGE_LPMBX_RX_CONS15_HI 0x58F8 1774#define BGE_LPMBX_RX_CONS15_LO 0x58FC 1775#define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 1776#define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 1777#define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 1778#define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 1779#define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 1780#define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 1781#define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 1782#define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 1783#define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 1784#define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 1785#define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 1786#define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 1787#define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 1788#define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 1789#define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 1790#define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 1791#define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 1792#define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 1793#define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 1794#define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 1795#define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 1796#define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 1797#define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 1798#define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 1799#define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 1800#define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 1801#define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 1802#define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 1803#define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 1804#define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 1805#define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 1806#define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 1807#define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 1808#define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 1809#define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 1810#define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 1811#define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 1812#define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 1813#define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 1814#define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 1815#define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 1816#define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 1817#define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 1818#define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 1819#define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 1820#define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 1821#define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 1822#define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 1823#define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 1824#define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 1825#define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 1826#define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 1827#define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 1828#define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 1829#define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 1830#define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 1831#define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 1832#define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 1833#define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 1834#define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 1835#define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 1836#define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 1837#define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 1838#define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 1839 1840/* 1841 * Flow throw Queue reset register 1842 */ 1843#define BGE_FTQ_RESET 0x5C00 1844 1845#define BGE_FTQRESET_DMAREAD 0x00000002 1846#define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 1847#define BGE_FTQRESET_DMADONE 0x00000010 1848#define BGE_FTQRESET_SBDC 0x00000020 1849#define BGE_FTQRESET_SDI 0x00000040 1850#define BGE_FTQRESET_WDMA 0x00000080 1851#define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 1852#define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 1853#define BGE_FTQRESET_SDC 0x00000400 1854#define BGE_FTQRESET_HCC 0x00000800 1855#define BGE_FTQRESET_TXFIFO 0x00001000 1856#define BGE_FTQRESET_MBC 0x00002000 1857#define BGE_FTQRESET_RBDC 0x00004000 1858#define BGE_FTQRESET_RXLP 0x00008000 1859#define BGE_FTQRESET_RDBDI 0x00010000 1860#define BGE_FTQRESET_RDC 0x00020000 1861#define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 1862 1863/* 1864 * Message Signaled Interrupt registers 1865 */ 1866#define BGE_MSI_MODE 0x6000 1867#define BGE_MSI_STATUS 0x6004 1868#define BGE_MSI_FIFOACCESS 0x6008 1869 1870/* MSI mode register */ 1871#define BGE_MSIMODE_RESET 0x00000001 1872#define BGE_MSIMODE_ENABLE 0x00000002 1873#define BGE_MSIMODE_ONE_SHOT_DISABLE 0x00000020 1874#define BGE_MSIMODE_MULTIVEC_ENABLE 0x00000080 1875 1876/* MSI status register */ 1877#define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 1878#define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1879#define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 1880#define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 1881#define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 1882 1883 1884/* 1885 * DMA Completion registers 1886 */ 1887#define BGE_DMAC_MODE 0x6400 1888 1889/* DMA Completion mode register */ 1890#define BGE_DMACMODE_RESET 0x00000001 1891#define BGE_DMACMODE_ENABLE 0x00000002 1892 1893 1894/* 1895 * General control registers. 1896 */ 1897#define BGE_MODE_CTL 0x6800 1898#define BGE_MISC_CFG 0x6804 1899#define BGE_MISC_LOCAL_CTL 0x6808 1900#define BGE_RX_CPU_EVENT 0x6810 1901#define BGE_TX_CPU_EVENT 0x6820 1902#define BGE_EE_ADDR 0x6838 1903#define BGE_EE_DATA 0x683C 1904#define BGE_EE_CTL 0x6840 1905#define BGE_MDI_CTL 0x6844 1906#define BGE_EE_DELAY 0x6848 1907#define BGE_FASTBOOT_PC 0x6894 1908 1909#define BGE_RX_CPU_DRV_EVENT 0x00004000 1910 1911/* 1912 * NVRAM Control registers 1913 */ 1914#define BGE_NVRAM_CMD 0x7000 1915#define BGE_NVRAM_STAT 0x7004 1916#define BGE_NVRAM_WRDATA 0x7008 1917#define BGE_NVRAM_ADDR 0x700c 1918#define BGE_NVRAM_RDDATA 0x7010 1919#define BGE_NVRAM_CFG1 0x7014 1920#define BGE_NVRAM_CFG2 0x7018 1921#define BGE_NVRAM_CFG3 0x701c 1922#define BGE_NVRAM_SWARB 0x7020 1923#define BGE_NVRAM_ACCESS 0x7024 1924#define BGE_NVRAM_WRITE1 0x7028 1925 1926#define BGE_NVRAMCMD_RESET 0x00000001 1927#define BGE_NVRAMCMD_DONE 0x00000008 1928#define BGE_NVRAMCMD_START 0x00000010 1929#define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 1930#define BGE_NVRAMCMD_ERASE 0x00000040 1931#define BGE_NVRAMCMD_FIRST 0x00000080 1932#define BGE_NVRAMCMD_LAST 0x00000100 1933 1934#define BGE_NVRAM_READCMD \ 1935 (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1936 BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 1937#define BGE_NVRAM_WRITECMD \ 1938 (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1939 BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 1940 1941#define BGE_NVRAMSWARB_SET0 0x00000001 1942#define BGE_NVRAMSWARB_SET1 0x00000002 1943#define BGE_NVRAMSWARB_SET2 0x00000003 1944#define BGE_NVRAMSWARB_SET3 0x00000004 1945#define BGE_NVRAMSWARB_CLR0 0x00000010 1946#define BGE_NVRAMSWARB_CLR1 0x00000020 1947#define BGE_NVRAMSWARB_CLR2 0x00000040 1948#define BGE_NVRAMSWARB_CLR3 0x00000080 1949#define BGE_NVRAMSWARB_GNT0 0x00000100 1950#define BGE_NVRAMSWARB_GNT1 0x00000200 1951#define BGE_NVRAMSWARB_GNT2 0x00000400 1952#define BGE_NVRAMSWARB_GNT3 0x00000800 1953#define BGE_NVRAMSWARB_REQ0 0x00001000 1954#define BGE_NVRAMSWARB_REQ1 0x00002000 1955#define BGE_NVRAMSWARB_REQ2 0x00004000 1956#define BGE_NVRAMSWARB_REQ3 0x00008000 1957 1958#define BGE_NVRAMACC_ENABLE 0x00000001 1959#define BGE_NVRAMACC_WRENABLE 0x00000002 1960 1961/* Mode control register */ 1962#define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 1963#define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 1964#define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 1965#define BGE_MODECTL_BYTESWAP_DATA 0x00000010 1966#define BGE_MODECTL_WORDSWAP_DATA 0x00000020 1967#define BGE_MODECTL_BYTESWAP_B2HRX_DATA 0x00000040 1968#define BGE_MODECTL_WORDSWAP_B2HRX_DATA 0x00000080 1969#define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 1970#define BGE_MODECTL_NO_RX_CRC 0x00000400 1971#define BGE_MODECTL_RX_BADFRAMES 0x00000800 1972#define BGE_MODECTL_NO_TX_INTR 0x00002000 1973#define BGE_MODECTL_NO_RX_INTR 0x00004000 1974#define BGE_MODECTL_FORCE_PCI32 0x00008000 1975#define BGE_MODECTL_B2HRX_ENABLE 0x00008000 1976#define BGE_MODECTL_STACKUP 0x00010000 1977#define BGE_MODECTL_HOST_SEND_BDS 0x00020000 1978#define BGE_MODECTL_HTX2B_ENABLE 0x00040000 1979#define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 1980#define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 1981#define BGE_MODECTL_TX_ATTN_INTR 0x01000000 1982#define BGE_MODECTL_RX_ATTN_INTR 0x02000000 1983#define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 1984#define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 1985#define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 1986#define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 1987#define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 1988 1989/* Misc. config register */ 1990#define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 1991#define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 1992#define BGE_MISCCFG_BOARD_ID 0x0001E000 1993#define BGE_MISCCFG_BOARD_ID_5788 0x00010000 1994#define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 1995#define BGE_MISCCFG_EPHY_IDDQ 0x00200000 1996#define BGE_MISCCFG_GPHY_PD_OVERRIDE 0x04000000 1997 1998#define BGE_32BITTIME_66MHZ (0x41 << 1) 1999 2000/* Misc. Local Control */ 2001#define BGE_MLC_INTR_STATE 0x00000001 2002#define BGE_MLC_INTR_CLR 0x00000002 2003#define BGE_MLC_INTR_SET 0x00000004 2004#define BGE_MLC_INTR_ONATTN 0x00000008 2005#define BGE_MLC_MISCIO_IN0 0x00000100 2006#define BGE_MLC_MISCIO_IN1 0x00000200 2007#define BGE_MLC_MISCIO_IN2 0x00000400 2008#define BGE_MLC_MISCIO_OUTEN0 0x00000800 2009#define BGE_MLC_MISCIO_OUTEN1 0x00001000 2010#define BGE_MLC_MISCIO_OUTEN2 0x00002000 2011#define BGE_MLC_MISCIO_OUT0 0x00004000 2012#define BGE_MLC_MISCIO_OUT1 0x00008000 2013#define BGE_MLC_MISCIO_OUT2 0x00010000 2014#define BGE_MLC_EXTRAM_ENB 0x00020000 2015#define BGE_MLC_SRAM_SIZE 0x001C0000 2016#define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 2017#define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 2018#define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 2019#define BGE_MLC_AUTO_EEPROM 0x01000000 2020 2021#define BGE_SSRAMSIZE_256KB 0x00000000 2022#define BGE_SSRAMSIZE_512KB 0x00040000 2023#define BGE_SSRAMSIZE_1MB 0x00080000 2024#define BGE_SSRAMSIZE_2MB 0x000C0000 2025#define BGE_SSRAMSIZE_4MB 0x00100000 2026#define BGE_SSRAMSIZE_8MB 0x00140000 2027#define BGE_SSRAMSIZE_16M 0x00180000 2028 2029/* EEPROM address register */ 2030#define BGE_EEADDR_ADDRESS 0x0000FFFC 2031#define BGE_EEADDR_HALFCLK 0x01FF0000 2032#define BGE_EEADDR_START 0x02000000 2033#define BGE_EEADDR_DEVID 0x1C000000 2034#define BGE_EEADDR_RESET 0x20000000 2035#define BGE_EEADDR_DONE 0x40000000 2036#define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 2037 2038#define BGE_EEDEVID(x) ((x & 7) << 26) 2039#define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 2040#define BGE_HALFCLK_384SCL 0x60 2041#define BGE_EE_READCMD \ 2042 (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2043 BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 2044#define BGE_EE_WRCMD \ 2045 (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2046 BGE_EEADDR_START|BGE_EEADDR_DONE) 2047 2048/* EEPROM Control register */ 2049#define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 2050#define BGE_EECTL_CLKOUT 0x00000002 2051#define BGE_EECTL_CLKIN 0x00000004 2052#define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 2053#define BGE_EECTL_DATAOUT 0x00000010 2054#define BGE_EECTL_DATAIN 0x00000020 2055 2056/* MDI (MII/GMII) access register */ 2057#define BGE_MDI_DATA 0x00000001 2058#define BGE_MDI_DIR 0x00000002 2059#define BGE_MDI_SEL 0x00000004 2060#define BGE_MDI_CLK 0x00000008 2061 2062#define BGE_MEMWIN_START 0x00008000 2063#define BGE_MEMWIN_END 0x0000FFFF 2064 2065 2066#define BGE_MEMWIN_READ(sc, x, val) \ 2067 do { \ 2068 pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 2069 (0xFFFF0000 & x), 4); \ 2070 val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 2071 } while(0) 2072 2073#define BGE_MEMWIN_WRITE(sc, x, val) \ 2074 do { \ 2075 pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 2076 (0xFFFF0000 & x), 4); \ 2077 CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 2078 } while(0) 2079 2080/* 2081 * This magic number is written to the firmware mailbox at 0xb50 2082 * before a software reset is issued. After the internal firmware 2083 * has completed its initialization it will write the opposite of 2084 * this value, ~BGE_SRAM_FW_MB_MAGIC, to the same location, 2085 * allowing the driver to synchronize with the firmware. 2086 */ 2087#define BGE_SRAM_FW_MB_MAGIC 0x4B657654 2088 2089typedef struct { 2090 uint32_t bge_addr_hi; 2091 uint32_t bge_addr_lo; 2092} bge_hostaddr; 2093 2094#define BGE_HOSTADDR(x, y) \ 2095 do { \ 2096 (x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff); \ 2097 (x).bge_addr_hi = ((uint64_t) (y) >> 32); \ 2098 } while(0) 2099 2100#define BGE_ADDR_LO(y) \ 2101 ((uint64_t) (y) & 0xFFFFFFFF) 2102#define BGE_ADDR_HI(y) \ 2103 ((uint64_t) (y) >> 32) 2104 2105/* Ring control block structure */ 2106struct bge_rcb { 2107 bge_hostaddr bge_hostaddr; 2108 uint32_t bge_maxlen_flags; 2109 uint32_t bge_nicaddr; 2110}; 2111 2112#define RCB_WRITE_4(sc, rcb, offset, val) \ 2113 bus_write_4(sc->bge_res, rcb + offsetof(struct bge_rcb, offset), val) 2114#define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 2115 2116#define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 2117#define BGE_RCB_FLAG_RING_DISABLED 0x0002 2118 2119struct bge_tx_bd { 2120 bge_hostaddr bge_addr; 2121#if BYTE_ORDER == LITTLE_ENDIAN 2122 uint16_t bge_flags; 2123 uint16_t bge_len; 2124 uint16_t bge_vlan_tag; 2125 uint16_t bge_mss; 2126#else 2127 uint16_t bge_len; 2128 uint16_t bge_flags; 2129 uint16_t bge_mss; 2130 uint16_t bge_vlan_tag; 2131#endif 2132}; 2133 2134#define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 2135#define BGE_TXBDFLAG_IP_CSUM 0x0002 2136#define BGE_TXBDFLAG_END 0x0004 2137#define BGE_TXBDFLAG_IP_FRAG 0x0008 2138#define BGE_TXBDFLAG_JUMBO_FRAME 0x0008 /* 5717 */ 2139#define BGE_TXBDFLAG_IP_FRAG_END 0x0010 2140#define BGE_TXBDFLAG_HDRLEN_BIT2 0x0010 /* 5717 */ 2141#define BGE_TXBDFLAG_SNAP 0x0020 /* 5717 */ 2142#define BGE_TXBDFLAG_VLAN_TAG 0x0040 2143#define BGE_TXBDFLAG_COAL_NOW 0x0080 2144#define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 2145#define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 2146#define BGE_TXBDFLAG_HDRLEN_BIT3 0x0400 /* 5717 */ 2147#define BGE_TXBDFLAG_HDRLEN_BIT4 0x0800 /* 5717 */ 2148#define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 2149#define BGE_TXBDFLAG_HDRLEN_BIT5 0x1000 /* 5717 */ 2150#define BGE_TXBDFLAG_HDRLEN_BIT6 0x2000 /* 5717 */ 2151#define BGE_TXBDFLAG_HDRLEN_BIT7 0x4000 /* 5717 */ 2152#define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 2153#define BGE_TXBDFLAG_NO_CRC 0x8000 2154 2155#define BGE_TXBDFLAG_MSS_SIZE_MASK 0x3FFF /* 5717 */ 2156/* Bits [1:0] of the MSS header length. */ 2157#define BGE_TXBDFLAG_MSS_HDRLEN_MASK 0xC000 /* 5717 */ 2158 2159#define BGE_NIC_TXRING_ADDR(ringno, size) \ 2160 BGE_SEND_RING_1_TO_4 + \ 2161 ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 2162 2163struct bge_rx_bd { 2164 bge_hostaddr bge_addr; 2165#if BYTE_ORDER == LITTLE_ENDIAN 2166 uint16_t bge_len; 2167 uint16_t bge_idx; 2168 uint16_t bge_flags; 2169 uint16_t bge_type; 2170 uint16_t bge_tcp_udp_csum; 2171 uint16_t bge_ip_csum; 2172 uint16_t bge_vlan_tag; 2173 uint16_t bge_error_flag; 2174#else 2175 uint16_t bge_idx; 2176 uint16_t bge_len; 2177 uint16_t bge_type; 2178 uint16_t bge_flags; 2179 uint16_t bge_ip_csum; 2180 uint16_t bge_tcp_udp_csum; 2181 uint16_t bge_error_flag; 2182 uint16_t bge_vlan_tag; 2183#endif 2184 uint32_t bge_rsvd; 2185 uint32_t bge_opaque; 2186}; 2187 2188struct bge_extrx_bd { 2189 bge_hostaddr bge_addr1; 2190 bge_hostaddr bge_addr2; 2191 bge_hostaddr bge_addr3; 2192#if BYTE_ORDER == LITTLE_ENDIAN 2193 uint16_t bge_len2; 2194 uint16_t bge_len1; 2195 uint16_t bge_rsvd1; 2196 uint16_t bge_len3; 2197#else 2198 uint16_t bge_len1; 2199 uint16_t bge_len2; 2200 uint16_t bge_len3; 2201 uint16_t bge_rsvd1; 2202#endif 2203 bge_hostaddr bge_addr0; 2204#if BYTE_ORDER == LITTLE_ENDIAN 2205 uint16_t bge_len0; 2206 uint16_t bge_idx; 2207 uint16_t bge_flags; 2208 uint16_t bge_type; 2209 uint16_t bge_tcp_udp_csum; 2210 uint16_t bge_ip_csum; 2211 uint16_t bge_vlan_tag; 2212 uint16_t bge_error_flag; 2213#else 2214 uint16_t bge_idx; 2215 uint16_t bge_len0; 2216 uint16_t bge_type; 2217 uint16_t bge_flags; 2218 uint16_t bge_ip_csum; 2219 uint16_t bge_tcp_udp_csum; 2220 uint16_t bge_error_flag; 2221 uint16_t bge_vlan_tag; 2222#endif 2223 uint32_t bge_rsvd0; 2224 uint32_t bge_opaque; 2225}; 2226 2227#define BGE_RXBDFLAG_END 0x0004 2228#define BGE_RXBDFLAG_JUMBO_RING 0x0020 2229#define BGE_RXBDFLAG_VLAN_TAG 0x0040 2230#define BGE_RXBDFLAG_ERROR 0x0400 2231#define BGE_RXBDFLAG_MINI_RING 0x0800 2232#define BGE_RXBDFLAG_IP_CSUM 0x1000 2233#define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 2234#define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 2235#define BGE_RXBDFLAG_IPV6 0x8000 2236 2237#define BGE_RXERRFLAG_BAD_CRC 0x0001 2238#define BGE_RXERRFLAG_COLL_DETECT 0x0002 2239#define BGE_RXERRFLAG_LINK_LOST 0x0004 2240#define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 2241#define BGE_RXERRFLAG_MAC_ABORT 0x0010 2242#define BGE_RXERRFLAG_RUNT 0x0020 2243#define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 2244#define BGE_RXERRFLAG_GIANT 0x0080 2245#define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 2246 2247struct bge_sts_idx { 2248#if BYTE_ORDER == LITTLE_ENDIAN 2249 uint16_t bge_rx_prod_idx; 2250 uint16_t bge_tx_cons_idx; 2251#else 2252 uint16_t bge_tx_cons_idx; 2253 uint16_t bge_rx_prod_idx; 2254#endif 2255}; 2256 2257struct bge_status_block { 2258 uint32_t bge_status; 2259 uint32_t bge_status_tag; 2260#if BYTE_ORDER == LITTLE_ENDIAN 2261 uint16_t bge_rx_jumbo_cons_idx; 2262 uint16_t bge_rx_std_cons_idx; 2263 uint16_t bge_rx_mini_cons_idx; 2264 uint16_t bge_rsvd1; 2265#else 2266 uint16_t bge_rx_std_cons_idx; 2267 uint16_t bge_rx_jumbo_cons_idx; 2268 uint16_t bge_rsvd1; 2269 uint16_t bge_rx_mini_cons_idx; 2270#endif 2271 struct bge_sts_idx bge_idx[16]; 2272}; 2273 2274#define BGE_STATFLAG_UPDATED 0x00000001 2275#define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 2276#define BGE_STATFLAG_ERROR 0x00000004 2277 2278 2279/* 2280 * Broadcom Vendor ID 2281 * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 2282 * even though they're now manufactured by Broadcom) 2283 */ 2284#define BCOM_VENDORID 0x14E4 2285#define BCOM_DEVICEID_BCM5700 0x1644 2286#define BCOM_DEVICEID_BCM5701 0x1645 2287#define BCOM_DEVICEID_BCM5702 0x1646 2288#define BCOM_DEVICEID_BCM5702X 0x16A6 2289#define BCOM_DEVICEID_BCM5702_ALT 0x16C6 2290#define BCOM_DEVICEID_BCM5703 0x1647 2291#define BCOM_DEVICEID_BCM5703X 0x16A7 2292#define BCOM_DEVICEID_BCM5703_ALT 0x16C7 2293#define BCOM_DEVICEID_BCM5704C 0x1648 2294#define BCOM_DEVICEID_BCM5704S 0x16A8 2295#define BCOM_DEVICEID_BCM5704S_ALT 0x1649 2296#define BCOM_DEVICEID_BCM5705 0x1653 2297#define BCOM_DEVICEID_BCM5705K 0x1654 2298#define BCOM_DEVICEID_BCM5705F 0x166E 2299#define BCOM_DEVICEID_BCM5705M 0x165D 2300#define BCOM_DEVICEID_BCM5705M_ALT 0x165E 2301#define BCOM_DEVICEID_BCM5714C 0x1668 2302#define BCOM_DEVICEID_BCM5714S 0x1669 2303#define BCOM_DEVICEID_BCM5715 0x1678 2304#define BCOM_DEVICEID_BCM5715S 0x1679 2305#define BCOM_DEVICEID_BCM5717 0x1655 2306#define BCOM_DEVICEID_BCM5718 0x1656 2307#define BCOM_DEVICEID_BCM5719 0x1657 2308#define BCOM_DEVICEID_BCM5720_PP 0x1658 /* Not released to public. */ 2309#define BCOM_DEVICEID_BCM5720 0x165F 2310#define BCOM_DEVICEID_BCM5721 0x1659 2311#define BCOM_DEVICEID_BCM5722 0x165A 2312#define BCOM_DEVICEID_BCM5723 0x165B 2313#define BCOM_DEVICEID_BCM5750 0x1676 2314#define BCOM_DEVICEID_BCM5750M 0x167C 2315#define BCOM_DEVICEID_BCM5751 0x1677 2316#define BCOM_DEVICEID_BCM5751F 0x167E 2317#define BCOM_DEVICEID_BCM5751M 0x167D 2318#define BCOM_DEVICEID_BCM5752 0x1600 2319#define BCOM_DEVICEID_BCM5752M 0x1601 2320#define BCOM_DEVICEID_BCM5753 0x16F7 2321#define BCOM_DEVICEID_BCM5753F 0x16FE 2322#define BCOM_DEVICEID_BCM5753M 0x16FD 2323#define BCOM_DEVICEID_BCM5754 0x167A 2324#define BCOM_DEVICEID_BCM5754M 0x1672 2325#define BCOM_DEVICEID_BCM5755 0x167B 2326#define BCOM_DEVICEID_BCM5755M 0x1673 2327#define BCOM_DEVICEID_BCM5756 0x1674 2328#define BCOM_DEVICEID_BCM5761 0x1681 2329#define BCOM_DEVICEID_BCM5761E 0x1680 2330#define BCOM_DEVICEID_BCM5761S 0x1688 2331#define BCOM_DEVICEID_BCM5761SE 0x1689 2332#define BCOM_DEVICEID_BCM5764 0x1684 2333#define BCOM_DEVICEID_BCM5780 0x166A 2334#define BCOM_DEVICEID_BCM5780S 0x166B 2335#define BCOM_DEVICEID_BCM5781 0x16DD 2336#define BCOM_DEVICEID_BCM5782 0x1696 2337#define BCOM_DEVICEID_BCM5784 0x1698 2338#define BCOM_DEVICEID_BCM5785F 0x16a0 2339#define BCOM_DEVICEID_BCM5785G 0x1699 2340#define BCOM_DEVICEID_BCM5786 0x169A 2341#define BCOM_DEVICEID_BCM5787 0x169B 2342#define BCOM_DEVICEID_BCM5787M 0x1693 2343#define BCOM_DEVICEID_BCM5787F 0x167f 2344#define BCOM_DEVICEID_BCM5788 0x169C 2345#define BCOM_DEVICEID_BCM5789 0x169D 2346#define BCOM_DEVICEID_BCM5901 0x170D 2347#define BCOM_DEVICEID_BCM5901A2 0x170E 2348#define BCOM_DEVICEID_BCM5903M 0x16FF 2349#define BCOM_DEVICEID_BCM5906 0x1712 2350#define BCOM_DEVICEID_BCM5906M 0x1713 2351#define BCOM_DEVICEID_BCM57760 0x1690 2352#define BCOM_DEVICEID_BCM57761 0x16B0 2353#define BCOM_DEVICEID_BCM57765 0x16B4 2354#define BCOM_DEVICEID_BCM57780 0x1692 2355#define BCOM_DEVICEID_BCM57781 0x16B1 2356#define BCOM_DEVICEID_BCM57785 0x16B5 2357#define BCOM_DEVICEID_BCM57788 0x1691 2358#define BCOM_DEVICEID_BCM57790 0x1694 2359#define BCOM_DEVICEID_BCM57791 0x16B2 2360#define BCOM_DEVICEID_BCM57795 0x16B6 2361 2362/* 2363 * Alteon AceNIC PCI vendor/device ID. 2364 */ 2365#define ALTEON_VENDORID 0x12AE 2366#define ALTEON_DEVICEID_ACENIC 0x0001 2367#define ALTEON_DEVICEID_ACENIC_COPPER 0x0002 2368#define ALTEON_DEVICEID_BCM5700 0x0003 2369#define ALTEON_DEVICEID_BCM5701 0x0004 2370 2371/* 2372 * 3Com 3c996 PCI vendor/device ID. 2373 */ 2374#define TC_VENDORID 0x10B7 2375#define TC_DEVICEID_3C996 0x0003 2376 2377/* 2378 * SysKonnect PCI vendor ID 2379 */ 2380#define SK_VENDORID 0x1148 2381#define SK_DEVICEID_ALTIMA 0x4400 2382#define SK_SUBSYSID_9D21 0x4421 2383#define SK_SUBSYSID_9D41 0x4441 2384 2385/* 2386 * Altima PCI vendor/device ID. 2387 */ 2388#define ALTIMA_VENDORID 0x173b 2389#define ALTIMA_DEVICE_AC1000 0x03e8 2390#define ALTIMA_DEVICE_AC1002 0x03e9 2391#define ALTIMA_DEVICE_AC9100 0x03ea 2392 2393/* 2394 * Dell PCI vendor ID 2395 */ 2396 2397#define DELL_VENDORID 0x1028 2398 2399/* 2400 * Apple PCI vendor ID. 2401 */ 2402#define APPLE_VENDORID 0x106b 2403#define APPLE_DEVICE_BCM5701 0x1645 2404 2405/* 2406 * Sun PCI vendor ID 2407 */ 2408#define SUN_VENDORID 0x108e 2409 2410/* 2411 * Fujitsu vendor/device IDs 2412 */ 2413#define FJTSU_VENDORID 0x10cf 2414#define FJTSU_DEVICEID_PW008GE5 0x11a1 2415#define FJTSU_DEVICEID_PW008GE4 0x11a2 2416#define FJTSU_DEVICEID_PP250450 0x11cc /* PRIMEPOWER250/450 LAN */ 2417 2418/* 2419 * Offset of MAC address inside EEPROM. 2420 */ 2421#define BGE_EE_MAC_OFFSET 0x7C 2422#define BGE_EE_MAC_OFFSET_5906 0x10 2423#define BGE_EE_HWCFG_OFFSET 0xC8 2424 2425#define BGE_HWCFG_VOLTAGE 0x00000003 2426#define BGE_HWCFG_PHYLED_MODE 0x0000000C 2427#define BGE_HWCFG_MEDIA 0x00000030 2428#define BGE_HWCFG_ASF 0x00000080 2429 2430#define BGE_VOLTAGE_1POINT3 0x00000000 2431#define BGE_VOLTAGE_1POINT8 0x00000001 2432 2433#define BGE_PHYLEDMODE_UNSPEC 0x00000000 2434#define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2435#define BGE_PHYLEDMODE_SINGLELED 0x00000008 2436 2437#define BGE_MEDIA_UNSPEC 0x00000000 2438#define BGE_MEDIA_COPPER 0x00000010 2439#define BGE_MEDIA_FIBER 0x00000020 2440 2441#define BGE_TICKS_PER_SEC 1000000 2442 2443/* 2444 * Ring size constants. 2445 */ 2446#define BGE_EVENT_RING_CNT 256 2447#define BGE_CMD_RING_CNT 64 2448#define BGE_STD_RX_RING_CNT 512 2449#define BGE_JUMBO_RX_RING_CNT 256 2450#define BGE_MINI_RX_RING_CNT 1024 2451#define BGE_RETURN_RING_CNT 1024 2452 2453/* 5705 has smaller return ring size */ 2454 2455#define BGE_RETURN_RING_CNT_5705 512 2456 2457/* 2458 * Possible TX ring sizes. 2459 */ 2460#define BGE_TX_RING_CNT_128 128 2461#define BGE_TX_RING_BASE_128 0x3800 2462 2463#define BGE_TX_RING_CNT_256 256 2464#define BGE_TX_RING_BASE_256 0x3000 2465 2466#define BGE_TX_RING_CNT_512 512 2467#define BGE_TX_RING_BASE_512 0x2000 2468 2469#define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 2470#define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 2471 2472/* 2473 * Tigon III statistics counters. 2474 */ 2475/* Statistics maintained MAC Receive block. */ 2476struct bge_rx_mac_stats { 2477 bge_hostaddr ifHCInOctets; 2478 bge_hostaddr Reserved1; 2479 bge_hostaddr etherStatsFragments; 2480 bge_hostaddr ifHCInUcastPkts; 2481 bge_hostaddr ifHCInMulticastPkts; 2482 bge_hostaddr ifHCInBroadcastPkts; 2483 bge_hostaddr dot3StatsFCSErrors; 2484 bge_hostaddr dot3StatsAlignmentErrors; 2485 bge_hostaddr xonPauseFramesReceived; 2486 bge_hostaddr xoffPauseFramesReceived; 2487 bge_hostaddr macControlFramesReceived; 2488 bge_hostaddr xoffStateEntered; 2489 bge_hostaddr dot3StatsFramesTooLong; 2490 bge_hostaddr etherStatsJabbers; 2491 bge_hostaddr etherStatsUndersizePkts; 2492 bge_hostaddr inRangeLengthError; 2493 bge_hostaddr outRangeLengthError; 2494 bge_hostaddr etherStatsPkts64Octets; 2495 bge_hostaddr etherStatsPkts65Octetsto127Octets; 2496 bge_hostaddr etherStatsPkts128Octetsto255Octets; 2497 bge_hostaddr etherStatsPkts256Octetsto511Octets; 2498 bge_hostaddr etherStatsPkts512Octetsto1023Octets; 2499 bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 2500 bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 2501 bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 2502 bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 2503 bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 2504}; 2505 2506 2507/* Statistics maintained MAC Transmit block. */ 2508struct bge_tx_mac_stats { 2509 bge_hostaddr ifHCOutOctets; 2510 bge_hostaddr Reserved2; 2511 bge_hostaddr etherStatsCollisions; 2512 bge_hostaddr outXonSent; 2513 bge_hostaddr outXoffSent; 2514 bge_hostaddr flowControlDone; 2515 bge_hostaddr dot3StatsInternalMacTransmitErrors; 2516 bge_hostaddr dot3StatsSingleCollisionFrames; 2517 bge_hostaddr dot3StatsMultipleCollisionFrames; 2518 bge_hostaddr dot3StatsDeferredTransmissions; 2519 bge_hostaddr Reserved3; 2520 bge_hostaddr dot3StatsExcessiveCollisions; 2521 bge_hostaddr dot3StatsLateCollisions; 2522 bge_hostaddr dot3Collided2Times; 2523 bge_hostaddr dot3Collided3Times; 2524 bge_hostaddr dot3Collided4Times; 2525 bge_hostaddr dot3Collided5Times; 2526 bge_hostaddr dot3Collided6Times; 2527 bge_hostaddr dot3Collided7Times; 2528 bge_hostaddr dot3Collided8Times; 2529 bge_hostaddr dot3Collided9Times; 2530 bge_hostaddr dot3Collided10Times; 2531 bge_hostaddr dot3Collided11Times; 2532 bge_hostaddr dot3Collided12Times; 2533 bge_hostaddr dot3Collided13Times; 2534 bge_hostaddr dot3Collided14Times; 2535 bge_hostaddr dot3Collided15Times; 2536 bge_hostaddr ifHCOutUcastPkts; 2537 bge_hostaddr ifHCOutMulticastPkts; 2538 bge_hostaddr ifHCOutBroadcastPkts; 2539 bge_hostaddr dot3StatsCarrierSenseErrors; 2540 bge_hostaddr ifOutDiscards; 2541 bge_hostaddr ifOutErrors; 2542}; 2543 2544/* Stats counters access through registers */ 2545struct bge_mac_stats { 2546 /* TX MAC statistics */ 2547 uint64_t ifHCOutOctets; 2548 uint64_t Reserved0; 2549 uint64_t etherStatsCollisions; 2550 uint64_t outXonSent; 2551 uint64_t outXoffSent; 2552 uint64_t Reserved1; 2553 uint64_t dot3StatsInternalMacTransmitErrors; 2554 uint64_t dot3StatsSingleCollisionFrames; 2555 uint64_t dot3StatsMultipleCollisionFrames; 2556 uint64_t dot3StatsDeferredTransmissions; 2557 uint64_t Reserved2; 2558 uint64_t dot3StatsExcessiveCollisions; 2559 uint64_t dot3StatsLateCollisions; 2560 uint64_t Reserved3[14]; 2561 uint64_t ifHCOutUcastPkts; 2562 uint64_t ifHCOutMulticastPkts; 2563 uint64_t ifHCOutBroadcastPkts; 2564 uint64_t Reserved4[2]; 2565 /* RX MAC statistics */ 2566 uint64_t ifHCInOctets; 2567 uint64_t Reserved5; 2568 uint64_t etherStatsFragments; 2569 uint64_t ifHCInUcastPkts; 2570 uint64_t ifHCInMulticastPkts; 2571 uint64_t ifHCInBroadcastPkts; 2572 uint64_t dot3StatsFCSErrors; 2573 uint64_t dot3StatsAlignmentErrors; 2574 uint64_t xonPauseFramesReceived; 2575 uint64_t xoffPauseFramesReceived; 2576 uint64_t macControlFramesReceived; 2577 uint64_t xoffStateEntered; 2578 uint64_t dot3StatsFramesTooLong; 2579 uint64_t etherStatsJabbers; 2580 uint64_t etherStatsUndersizePkts; 2581 /* Receive List Placement control */ 2582 uint64_t FramesDroppedDueToFilters; 2583 uint64_t DmaWriteQueueFull; 2584 uint64_t DmaWriteHighPriQueueFull; 2585 uint64_t NoMoreRxBDs; 2586 uint64_t InputDiscards; 2587 uint64_t InputErrors; 2588 uint64_t RecvThresholdHit; 2589}; 2590 2591struct bge_stats { 2592 uint8_t Reserved0[256]; 2593 2594 /* Statistics maintained by Receive MAC. */ 2595 struct bge_rx_mac_stats rxstats; 2596 2597 bge_hostaddr Unused1[37]; 2598 2599 /* Statistics maintained by Transmit MAC. */ 2600 struct bge_tx_mac_stats txstats; 2601 2602 bge_hostaddr Unused2[31]; 2603 2604 /* Statistics maintained by Receive List Placement. */ 2605 bge_hostaddr COSIfHCInPkts[16]; 2606 bge_hostaddr COSFramesDroppedDueToFilters; 2607 bge_hostaddr nicDmaWriteQueueFull; 2608 bge_hostaddr nicDmaWriteHighPriQueueFull; 2609 bge_hostaddr nicNoMoreRxBDs; 2610 bge_hostaddr ifInDiscards; 2611 bge_hostaddr ifInErrors; 2612 bge_hostaddr nicRecvThresholdHit; 2613 2614 bge_hostaddr Unused3[9]; 2615 2616 /* Statistics maintained by Send Data Initiator. */ 2617 bge_hostaddr COSIfHCOutPkts[16]; 2618 bge_hostaddr nicDmaReadQueueFull; 2619 bge_hostaddr nicDmaReadHighPriQueueFull; 2620 bge_hostaddr nicSendDataCompQueueFull; 2621 2622 /* Statistics maintained by Host Coalescing. */ 2623 bge_hostaddr nicRingSetSendProdIndex; 2624 bge_hostaddr nicRingStatusUpdate; 2625 bge_hostaddr nicInterrupts; 2626 bge_hostaddr nicAvoidedInterrupts; 2627 bge_hostaddr nicSendThresholdHit; 2628 2629 uint8_t Reserved4[320]; 2630}; 2631 2632/* 2633 * Tigon general information block. This resides in host memory 2634 * and contains the status counters, ring control blocks and 2635 * producer pointers. 2636 */ 2637 2638struct bge_gib { 2639 struct bge_stats bge_stats; 2640 struct bge_rcb bge_tx_rcb[16]; 2641 struct bge_rcb bge_std_rx_rcb; 2642 struct bge_rcb bge_jumbo_rx_rcb; 2643 struct bge_rcb bge_mini_rx_rcb; 2644 struct bge_rcb bge_return_rcb; 2645}; 2646 2647#define BGE_FRAMELEN 1518 2648#define BGE_MAX_FRAMELEN 1536 2649#define BGE_JUMBO_FRAMELEN 9018 2650#define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 2651#define BGE_MIN_FRAMELEN 60 2652 2653/* 2654 * Other utility macros. 2655 */ 2656#define BGE_INC(x, y) (x) = (x + 1) % y 2657 2658/* 2659 * Register access macros. The Tigon always uses memory mapped register 2660 * accesses and all registers must be accessed with 32 bit operations. 2661 */ 2662 2663#define CSR_WRITE_4(sc, reg, val) \ 2664 bus_write_4(sc->bge_res, reg, val) 2665 2666#define CSR_READ_4(sc, reg) \ 2667 bus_read_4(sc->bge_res, reg) 2668 2669#define BGE_SETBIT(sc, reg, x) \ 2670 CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x))) 2671#define BGE_CLRBIT(sc, reg, x) \ 2672 CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x))) 2673 2674#define PCI_SETBIT(dev, reg, x, s) \ 2675 pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s) 2676#define PCI_CLRBIT(dev, reg, x, s) \ 2677 pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s) 2678 2679/* 2680 * Memory management stuff. 2681 */ 2682 2683#define BGE_NSEG_JUMBO 4 2684#define BGE_NSEG_NEW 32 2685#define BGE_TSOSEG_SZ 4096 2686 2687/* Maximum DMA address for controllers that have 40bit DMA address bug. */ 2688#if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF) 2689#define BGE_DMA_MAXADDR BUS_SPACE_MAXADDR 2690#else 2691#define BGE_DMA_MAXADDR 0xFFFFFFFFFF 2692#endif 2693 2694/* 2695 * Ring structures. Most of these reside in host memory and we tell 2696 * the NIC where they are via the ring control blocks. The exceptions 2697 * are the tx and command rings, which live in NIC memory and which 2698 * we access via the shared memory window. 2699 */ 2700 2701struct bge_ring_data { 2702 struct bge_rx_bd *bge_rx_std_ring; 2703 bus_addr_t bge_rx_std_ring_paddr; 2704 struct bge_extrx_bd *bge_rx_jumbo_ring; 2705 bus_addr_t bge_rx_jumbo_ring_paddr; 2706 struct bge_rx_bd *bge_rx_return_ring; 2707 bus_addr_t bge_rx_return_ring_paddr; 2708 struct bge_tx_bd *bge_tx_ring; 2709 bus_addr_t bge_tx_ring_paddr; 2710 struct bge_status_block *bge_status_block; 2711 bus_addr_t bge_status_block_paddr; 2712 struct bge_stats *bge_stats; 2713 bus_addr_t bge_stats_paddr; 2714 struct bge_gib bge_info; 2715}; 2716 2717#define BGE_STD_RX_RING_SZ \ 2718 (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT) 2719#define BGE_JUMBO_RX_RING_SZ \ 2720 (sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT) 2721#define BGE_TX_RING_SZ \ 2722 (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT) 2723#define BGE_RX_RTN_RING_SZ(x) \ 2724 (sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt) 2725 2726#define BGE_STATUS_BLK_SZ sizeof (struct bge_status_block) 2727 2728#define BGE_STATS_SZ sizeof (struct bge_stats) 2729 2730/* 2731 * Mbuf pointers. We need these to keep track of the virtual addresses 2732 * of our mbuf chains since we can only convert from physical to virtual, 2733 * not the other way around. 2734 */ 2735struct bge_chain_data { 2736 bus_dma_tag_t bge_parent_tag; 2737 bus_dma_tag_t bge_buffer_tag; 2738 bus_dma_tag_t bge_rx_std_ring_tag; 2739 bus_dma_tag_t bge_rx_jumbo_ring_tag; 2740 bus_dma_tag_t bge_rx_return_ring_tag; 2741 bus_dma_tag_t bge_tx_ring_tag; 2742 bus_dma_tag_t bge_status_tag; 2743 bus_dma_tag_t bge_stats_tag; 2744 bus_dma_tag_t bge_rx_mtag; /* Rx mbuf mapping tag */ 2745 bus_dma_tag_t bge_tx_mtag; /* Tx mbuf mapping tag */ 2746 bus_dma_tag_t bge_mtag_jumbo; /* Jumbo mbuf mapping tag */ 2747 bus_dmamap_t bge_tx_dmamap[BGE_TX_RING_CNT]; 2748 bus_dmamap_t bge_rx_std_sparemap; 2749 bus_dmamap_t bge_rx_std_dmamap[BGE_STD_RX_RING_CNT]; 2750 bus_dmamap_t bge_rx_jumbo_sparemap; 2751 bus_dmamap_t bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT]; 2752 bus_dmamap_t bge_rx_std_ring_map; 2753 bus_dmamap_t bge_rx_jumbo_ring_map; 2754 bus_dmamap_t bge_tx_ring_map; 2755 bus_dmamap_t bge_rx_return_ring_map; 2756 bus_dmamap_t bge_status_map; 2757 bus_dmamap_t bge_stats_map; 2758 struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 2759 struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 2760 struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 2761 int bge_rx_std_seglen[BGE_STD_RX_RING_CNT]; 2762 int bge_rx_jumbo_seglen[BGE_JUMBO_RX_RING_CNT][4]; 2763}; 2764 2765struct bge_dmamap_arg { 2766 bus_addr_t bge_busaddr; 2767}; 2768 2769#define BGE_HWREV_TIGON 0x01 2770#define BGE_HWREV_TIGON_II 0x02 2771#define BGE_TIMEOUT 100000 2772#define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 2773 2774struct bge_bcom_hack { 2775 int reg; 2776 int val; 2777}; 2778 2779#define ASF_ENABLE 1 2780#define ASF_NEW_HANDSHAKE 2 2781#define ASF_STACKUP 4 2782 2783struct bge_softc { 2784 struct ifnet *bge_ifp; /* interface info */ 2785 device_t bge_dev; 2786 struct mtx bge_mtx; 2787 device_t bge_miibus; 2788 void *bge_intrhand; 2789 struct resource *bge_irq; 2790 struct resource *bge_res; 2791 struct ifmedia bge_ifmedia; /* TBI media info */ 2792 int bge_expcap; 2793 int bge_msicap; 2794 int bge_pcixcap; 2795 uint32_t bge_flags; 2796#define BGE_FLAG_TBI 0x00000001 2797#define BGE_FLAG_JUMBO 0x00000002 2798#define BGE_FLAG_JUMBO_STD 0x00000004 2799#define BGE_FLAG_EADDR 0x00000008 2800#define BGE_FLAG_MII_SERDES 0x00000010 2801#define BGE_FLAG_CPMU_PRESENT 0x00000020 2802#define BGE_FLAG_TAGGED_STATUS 0x00000040 2803#define BGE_FLAG_MSI 0x00000100 2804#define BGE_FLAG_PCIX 0x00000200 2805#define BGE_FLAG_PCIE 0x00000400 2806#define BGE_FLAG_TSO 0x00000800 2807#define BGE_FLAG_TSO3 0x00001000 2808#define BGE_FLAG_JUMBO_FRAME 0x00002000 2809#define BGE_FLAG_5700_FAMILY 0x00010000 2810#define BGE_FLAG_5705_PLUS 0x00020000 2811#define BGE_FLAG_5714_FAMILY 0x00040000 2812#define BGE_FLAG_575X_PLUS 0x00080000 2813#define BGE_FLAG_5755_PLUS 0x00100000 2814#define BGE_FLAG_5788 0x00200000 2815#define BGE_FLAG_5717_PLUS 0x00400000 2816#define BGE_FLAG_40BIT_BUG 0x01000000 2817#define BGE_FLAG_4G_BNDRY_BUG 0x02000000 2818#define BGE_FLAG_RX_ALIGNBUG 0x04000000 2819#define BGE_FLAG_SHORT_DMA_BUG 0x08000000 2820#define BGE_FLAG_4K_RDMA_BUG 0x10000000
| 34 */ 35 36/* 37 * BCM570x memory map. The internal memory layout varies somewhat 38 * depending on whether or not we have external SSRAM attached. 39 * The BCM5700 can have up to 16MB of external memory. The BCM5701 40 * is apparently not designed to use external SSRAM. The mappings 41 * up to the first 4 send rings are the same for both internal and 42 * external memory configurations. Note that mini RX ring space is 43 * only available with external SSRAM configurations, which means 44 * the mini RX ring is not supported on the BCM5701. 45 * 46 * The NIC's memory can be accessed by the host in one of 3 ways: 47 * 48 * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 49 * registers in PCI config space can be used to read any 32-bit 50 * address within the NIC's memory. 51 * 52 * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 53 * space can be used in conjunction with the memory window in the 54 * device register space at offset 0x8000 to read any 32K chunk 55 * of NIC memory. 56 * 57 * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 58 * set, the device I/O mapping consumes 32MB of host address space, 59 * allowing all of the registers and internal NIC memory to be 60 * accessed directly. NIC memory addresses are offset by 0x01000000. 61 * Flat mode consumes so much host address space that it is not 62 * recommended. 63 */ 64#define BGE_PAGE_ZERO 0x00000000 65#define BGE_PAGE_ZERO_END 0x000000FF 66#define BGE_SEND_RING_RCB 0x00000100 67#define BGE_SEND_RING_RCB_END 0x000001FF 68#define BGE_RX_RETURN_RING_RCB 0x00000200 69#define BGE_RX_RETURN_RING_RCB_END 0x000002FF 70#define BGE_STATS_BLOCK 0x00000300 71#define BGE_STATS_BLOCK_END 0x00000AFF 72#define BGE_STATUS_BLOCK 0x00000B00 73#define BGE_STATUS_BLOCK_END 0x00000B4F 74#define BGE_SRAM_FW_MB 0x00000B50 75#define BGE_SRAM_DATA_SIG 0x00000B54 76#define BGE_SRAM_DATA_CFG 0x00000B58 77#define BGE_SRAM_FW_CMD_MB 0x00000B78 78#define BGE_SRAM_FW_CMD_LEN_MB 0x00000B7C 79#define BGE_SRAM_FW_CMD_DATA_MB 0x00000B80 80#define BGE_SRAM_FW_DRV_STATE_MB 0x00000C04 81#define BGE_SRAM_MAC_ADDR_HIGH_MB 0x00000C14 82#define BGE_SRAM_MAC_ADDR_LOW_MB 0x00000C18 83#define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 84#define BGE_UNMAPPED 0x00001000 85#define BGE_UNMAPPED_END 0x00001FFF 86#define BGE_DMA_DESCRIPTORS 0x00002000 87#define BGE_DMA_DESCRIPTORS_END 0x00003FFF 88#define BGE_SEND_RING_5717 0x00004000 89#define BGE_SEND_RING_1_TO_4 0x00004000 90#define BGE_SEND_RING_1_TO_4_END 0x00005FFF 91 92/* Firmware interface */ 93#define BGE_SRAM_DATA_SIG_MAGIC 0x4B657654 /* 'KevT' */ 94 95#define BGE_FW_CMD_DRV_ALIVE 0x00000001 96#define BGE_FW_CMD_PAUSE 0x00000002 97#define BGE_FW_CMD_IPV4_ADDR_CHANGE 0x00000003 98#define BGE_FW_CMD_IPV6_ADDR_CHANGE 0x00000004 99#define BGE_FW_CMD_LINK_UPDATE 0x0000000C 100#define BGE_FW_CMD_DRV_ALIVE2 0x0000000D 101#define BGE_FW_CMD_DRV_ALIVE3 0x0000000E 102 103#define BGE_FW_HB_TIMEOUT_SEC 3 104 105#define BGE_FW_DRV_STATE_START 0x00000001 106#define BGE_FW_DRV_STATE_START_DONE 0x80000001 107#define BGE_FW_DRV_STATE_UNLOAD 0x00000002 108#define BGE_FW_DRV_STATE_UNLOAD_DONE 0x80000002 109#define BGE_FW_DRV_STATE_WOL 0x00000003 110#define BGE_FW_DRV_STATE_SUSPEND 0x00000004 111 112/* Mappings for internal memory configuration */ 113#define BGE_STD_RX_RINGS 0x00006000 114#define BGE_STD_RX_RINGS_END 0x00006FFF 115#define BGE_JUMBO_RX_RINGS 0x00007000 116#define BGE_JUMBO_RX_RINGS_END 0x00007FFF 117#define BGE_BUFFPOOL_1 0x00008000 118#define BGE_BUFFPOOL_1_END 0x0000FFFF 119#define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 120#define BGE_BUFFPOOL_2_END 0x00017FFF 121#define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 122#define BGE_BUFFPOOL_3_END 0x0001FFFF 123#define BGE_STD_RX_RINGS_5717 0x00040000 124#define BGE_JUMBO_RX_RINGS_5717 0x00044400 125 126/* Mappings for external SSRAM configurations */ 127#define BGE_SEND_RING_5_TO_6 0x00006000 128#define BGE_SEND_RING_5_TO_6_END 0x00006FFF 129#define BGE_SEND_RING_7_TO_8 0x00007000 130#define BGE_SEND_RING_7_TO_8_END 0x00007FFF 131#define BGE_SEND_RING_9_TO_16 0x00008000 132#define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 133#define BGE_EXT_STD_RX_RINGS 0x0000C000 134#define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 135#define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 136#define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 137#define BGE_MINI_RX_RINGS 0x0000E000 138#define BGE_MINI_RX_RINGS_END 0x0000FFFF 139#define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 140#define BGE_AVAIL_REGION1_END 0x00017FFF 141#define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 142#define BGE_AVAIL_REGION2_END 0x0001FFFF 143#define BGE_EXT_SSRAM 0x00020000 144#define BGE_EXT_SSRAM_END 0x000FFFFF 145 146 147/* 148 * BCM570x register offsets. These are memory mapped registers 149 * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 150 * Each register must be accessed using 32 bit operations. 151 * 152 * All registers are accessed through a 32K shared memory block. 153 * The first group of registers are actually copies of the PCI 154 * configuration space registers. 155 */ 156 157/* 158 * PCI registers defined in the PCI 2.2 spec. 159 */ 160#define BGE_PCI_VID 0x00 161#define BGE_PCI_DID 0x02 162#define BGE_PCI_CMD 0x04 163#define BGE_PCI_STS 0x06 164#define BGE_PCI_REV 0x08 165#define BGE_PCI_CLASS 0x09 166#define BGE_PCI_CACHESZ 0x0C 167#define BGE_PCI_LATTIMER 0x0D 168#define BGE_PCI_HDRTYPE 0x0E 169#define BGE_PCI_BIST 0x0F 170#define BGE_PCI_BAR0 0x10 171#define BGE_PCI_BAR1 0x14 172#define BGE_PCI_SUBSYS 0x2C 173#define BGE_PCI_SUBVID 0x2E 174#define BGE_PCI_ROMBASE 0x30 175#define BGE_PCI_CAPPTR 0x34 176#define BGE_PCI_INTLINE 0x3C 177#define BGE_PCI_INTPIN 0x3D 178#define BGE_PCI_MINGNT 0x3E 179#define BGE_PCI_MAXLAT 0x3F 180#define BGE_PCI_PCIXCAP 0x40 181#define BGE_PCI_NEXTPTR_PM 0x41 182#define BGE_PCI_PCIX_CMD 0x42 183#define BGE_PCI_PCIX_STS 0x44 184#define BGE_PCI_PWRMGMT_CAPID 0x48 185#define BGE_PCI_NEXTPTR_VPD 0x49 186#define BGE_PCI_PWRMGMT_CAPS 0x4A 187#define BGE_PCI_PWRMGMT_CMD 0x4C 188#define BGE_PCI_PWRMGMT_STS 0x4D 189#define BGE_PCI_PWRMGMT_DATA 0x4F 190#define BGE_PCI_VPD_CAPID 0x50 191#define BGE_PCI_NEXTPTR_MSI 0x51 192#define BGE_PCI_VPD_ADDR 0x52 193#define BGE_PCI_VPD_DATA 0x54 194#define BGE_PCI_MSI_CAPID 0x58 195#define BGE_PCI_NEXTPTR_NONE 0x59 196#define BGE_PCI_MSI_CTL 0x5A 197#define BGE_PCI_MSI_ADDR_HI 0x5C 198#define BGE_PCI_MSI_ADDR_LO 0x60 199#define BGE_PCI_MSI_DATA 0x64 200 201/* 202 * PCI Express definitions 203 * According to 204 * PCI Express base specification, REV. 1.0a 205 */ 206 207/* PCI Express device control, 16bits */ 208#define BGE_PCIE_DEVCTL 0x08 209#define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000 210#define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000 211#define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000 212#define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000 213#define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000 214#define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000 215#define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000 216 217/* PCI MSI. ??? */ 218#define BGE_PCIE_CAPID_REG 0xD0 219#define BGE_PCIE_CAPID 0x10 220 221/* 222 * PCI registers specific to the BCM570x family. 223 */ 224#define BGE_PCI_MISC_CTL 0x68 225#define BGE_PCI_DMA_RW_CTL 0x6C 226#define BGE_PCI_PCISTATE 0x70 227#define BGE_PCI_CLKCTL 0x74 228#define BGE_PCI_REG_BASEADDR 0x78 229#define BGE_PCI_MEMWIN_BASEADDR 0x7C 230#define BGE_PCI_REG_DATA 0x80 231#define BGE_PCI_MEMWIN_DATA 0x84 232#define BGE_PCI_MODECTL 0x88 233#define BGE_PCI_MISC_CFG 0x8C 234#define BGE_PCI_MISC_LOCALCTL 0x90 235#define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 236#define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 237#define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 238#define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 239#define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 240#define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 241#define BGE_PCI_ISR_MBX_HI 0xB0 242#define BGE_PCI_ISR_MBX_LO 0xB4 243#define BGE_PCI_PRODID_ASICREV 0xBC 244#define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 245#define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 246 247/* PCI Misc. Host control register */ 248#define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 249#define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 250#define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 251#define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 252#define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 253#define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 254#define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 255#define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 256#define BGE_PCIMISCCTL_TAGGED_STATUS 0x00000200 257#define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 258#define BGE_PCIMISCCTL_ASICREV_SHIFT 16 259 260#define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 261 262#define BGE_INIT \ 263 (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 264 BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS) 265 266#define BGE_CHIPID_TIGON_I 0x4000 267#define BGE_CHIPID_TIGON_II 0x6000 268#define BGE_CHIPID_BCM5700_A0 0x7000 269#define BGE_CHIPID_BCM5700_A1 0x7001 270#define BGE_CHIPID_BCM5700_B0 0x7100 271#define BGE_CHIPID_BCM5700_B1 0x7101 272#define BGE_CHIPID_BCM5700_B2 0x7102 273#define BGE_CHIPID_BCM5700_B3 0x7103 274#define BGE_CHIPID_BCM5700_ALTIMA 0x7104 275#define BGE_CHIPID_BCM5700_C0 0x7200 276#define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 277#define BGE_CHIPID_BCM5701_B0 0x0100 278#define BGE_CHIPID_BCM5701_B2 0x0102 279#define BGE_CHIPID_BCM5701_B5 0x0105 280#define BGE_CHIPID_BCM5703_A0 0x1000 281#define BGE_CHIPID_BCM5703_A1 0x1001 282#define BGE_CHIPID_BCM5703_A2 0x1002 283#define BGE_CHIPID_BCM5703_A3 0x1003 284#define BGE_CHIPID_BCM5703_B0 0x1100 285#define BGE_CHIPID_BCM5704_A0 0x2000 286#define BGE_CHIPID_BCM5704_A1 0x2001 287#define BGE_CHIPID_BCM5704_A2 0x2002 288#define BGE_CHIPID_BCM5704_A3 0x2003 289#define BGE_CHIPID_BCM5704_B0 0x2100 290#define BGE_CHIPID_BCM5705_A0 0x3000 291#define BGE_CHIPID_BCM5705_A1 0x3001 292#define BGE_CHIPID_BCM5705_A2 0x3002 293#define BGE_CHIPID_BCM5705_A3 0x3003 294#define BGE_CHIPID_BCM5750_A0 0x4000 295#define BGE_CHIPID_BCM5750_A1 0x4001 296#define BGE_CHIPID_BCM5750_A3 0x4000 297#define BGE_CHIPID_BCM5750_B0 0x4100 298#define BGE_CHIPID_BCM5750_B1 0x4101 299#define BGE_CHIPID_BCM5750_C0 0x4200 300#define BGE_CHIPID_BCM5750_C1 0x4201 301#define BGE_CHIPID_BCM5750_C2 0x4202 302#define BGE_CHIPID_BCM5714_A0 0x5000 303#define BGE_CHIPID_BCM5752_A0 0x6000 304#define BGE_CHIPID_BCM5752_A1 0x6001 305#define BGE_CHIPID_BCM5752_A2 0x6002 306#define BGE_CHIPID_BCM5714_B0 0x8000 307#define BGE_CHIPID_BCM5714_B3 0x8003 308#define BGE_CHIPID_BCM5715_A0 0x9000 309#define BGE_CHIPID_BCM5715_A1 0x9001 310#define BGE_CHIPID_BCM5715_A3 0x9003 311#define BGE_CHIPID_BCM5755_A0 0xa000 312#define BGE_CHIPID_BCM5755_A1 0xa001 313#define BGE_CHIPID_BCM5755_A2 0xa002 314#define BGE_CHIPID_BCM5722_A0 0xa200 315#define BGE_CHIPID_BCM5754_A0 0xb000 316#define BGE_CHIPID_BCM5754_A1 0xb001 317#define BGE_CHIPID_BCM5754_A2 0xb002 318#define BGE_CHIPID_BCM5761_A0 0x5761000 319#define BGE_CHIPID_BCM5761_A1 0x5761100 320#define BGE_CHIPID_BCM5784_A0 0x5784000 321#define BGE_CHIPID_BCM5784_A1 0x5784100 322#define BGE_CHIPID_BCM5787_A0 0xb000 323#define BGE_CHIPID_BCM5787_A1 0xb001 324#define BGE_CHIPID_BCM5787_A2 0xb002 325#define BGE_CHIPID_BCM5906_A0 0xc000 326#define BGE_CHIPID_BCM5906_A1 0xc001 327#define BGE_CHIPID_BCM5906_A2 0xc002 328#define BGE_CHIPID_BCM57780_A0 0x57780000 329#define BGE_CHIPID_BCM57780_A1 0x57780001 330#define BGE_CHIPID_BCM5717_A0 0x05717000 331#define BGE_CHIPID_BCM5717_B0 0x05717100 332#define BGE_CHIPID_BCM5719_A0 0x05719000 333#define BGE_CHIPID_BCM5720_A0 0x05720000 334#define BGE_CHIPID_BCM57765_A0 0x57785000 335#define BGE_CHIPID_BCM57765_B0 0x57785100 336 337/* shorthand one */ 338#define BGE_ASICREV(x) ((x) >> 12) 339#define BGE_ASICREV_BCM5701 0x00 340#define BGE_ASICREV_BCM5703 0x01 341#define BGE_ASICREV_BCM5704 0x02 342#define BGE_ASICREV_BCM5705 0x03 343#define BGE_ASICREV_BCM5750 0x04 344#define BGE_ASICREV_BCM5714_A0 0x05 345#define BGE_ASICREV_BCM5752 0x06 346#define BGE_ASICREV_BCM5700 0x07 347#define BGE_ASICREV_BCM5780 0x08 348#define BGE_ASICREV_BCM5714 0x09 349#define BGE_ASICREV_BCM5755 0x0a 350#define BGE_ASICREV_BCM5754 0x0b 351#define BGE_ASICREV_BCM5787 0x0b 352#define BGE_ASICREV_BCM5906 0x0c 353/* Should consult BGE_PCI_PRODID_ASICREV for ChipID */ 354#define BGE_ASICREV_USE_PRODID_REG 0x0f 355/* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */ 356#define BGE_ASICREV_BCM5717 0x5717 357#define BGE_ASICREV_BCM5719 0x5719 358#define BGE_ASICREV_BCM5720 0x5720 359#define BGE_ASICREV_BCM5761 0x5761 360#define BGE_ASICREV_BCM5784 0x5784 361#define BGE_ASICREV_BCM5785 0x5785 362#define BGE_ASICREV_BCM57765 0x57785 363#define BGE_ASICREV_BCM57780 0x57780 364 365/* chip revisions */ 366#define BGE_CHIPREV(x) ((x) >> 8) 367#define BGE_CHIPREV_5700_AX 0x70 368#define BGE_CHIPREV_5700_BX 0x71 369#define BGE_CHIPREV_5700_CX 0x72 370#define BGE_CHIPREV_5701_AX 0x00 371#define BGE_CHIPREV_5703_AX 0x10 372#define BGE_CHIPREV_5704_AX 0x20 373#define BGE_CHIPREV_5704_BX 0x21 374#define BGE_CHIPREV_5750_AX 0x40 375#define BGE_CHIPREV_5750_BX 0x41 376/* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */ 377#define BGE_CHIPREV_5717_AX 0x57170 378#define BGE_CHIPREV_5717_BX 0x57171 379#define BGE_CHIPREV_5761_AX 0x57611 380#define BGE_CHIPREV_5784_AX 0x57841 381 382/* PCI DMA Read/Write Control register */ 383#define BGE_PCIDMARWCTL_MINDMA 0x000000FF 384#define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 385#define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 386#define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 387#define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 388#define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 389#define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 390#define BGE_PCIDMARWCTL_RD_WAT 0x00070000 391#define BGE_PCIDMARWCTL_WR_WAT 0x00380000 392#define BGE_PCIDMARWCTL_USE_MRM 0x00400000 393#define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 394#define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 395#define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 396 397#define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 398#define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 399#define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 400#define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 401 402#define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080 403#define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 404 405#define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 406#define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 407#define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 408#define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 409#define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 410#define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 411#define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 412#define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 413 414#define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 415#define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 416#define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 417#define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 418#define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 419#define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 420#define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 421#define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 422 423/* 424 * PCI state register -- note, this register is read only 425 * unless the PCISTATE_WR bit of the PCI Misc. Host Control 426 * register is set. 427 */ 428#define BGE_PCISTATE_FORCE_RESET 0x00000001 429#define BGE_PCISTATE_INTR_STATE 0x00000002 430#define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 431#define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 66/133, 0 = 33/66 */ 432#define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 433#define BGE_PCISTATE_WANT_EXPROM 0x00000020 434#define BGE_PCISTATE_EXPROM_RETRY 0x00000040 435#define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 436#define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 437 438/* 439 * PCI Clock Control register -- note, this register is read only 440 * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 441 * register is set. 442 */ 443#define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 444#define BGE_PCICLOCKCTL_M66EN 0x00000080 445#define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 446#define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 447#define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 448#define BGE_PCICLOCKCTL_ALTCLK 0x00001000 449#define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 450#define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 451#define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 452#define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 453 454 455#ifndef PCIM_CMD_MWIEN 456#define PCIM_CMD_MWIEN 0x0010 457#endif 458#ifndef PCIM_CMD_INTxDIS 459#define PCIM_CMD_INTxDIS 0x0400 460#endif 461 462/* 463 * High priority mailbox registers 464 * Each mailbox is 64-bits wide, though we only use the 465 * lower 32 bits. To write a 64-bit value, write the upper 32 bits 466 * first. The NIC will load the mailbox after the lower 32 bit word 467 * has been updated. 468 */ 469#define BGE_MBX_IRQ0_HI 0x0200 470#define BGE_MBX_IRQ0_LO 0x0204 471#define BGE_MBX_IRQ1_HI 0x0208 472#define BGE_MBX_IRQ1_LO 0x020C 473#define BGE_MBX_IRQ2_HI 0x0210 474#define BGE_MBX_IRQ2_LO 0x0214 475#define BGE_MBX_IRQ3_HI 0x0218 476#define BGE_MBX_IRQ3_LO 0x021C 477#define BGE_MBX_GEN0_HI 0x0220 478#define BGE_MBX_GEN0_LO 0x0224 479#define BGE_MBX_GEN1_HI 0x0228 480#define BGE_MBX_GEN1_LO 0x022C 481#define BGE_MBX_GEN2_HI 0x0230 482#define BGE_MBX_GEN2_LO 0x0234 483#define BGE_MBX_GEN3_HI 0x0228 484#define BGE_MBX_GEN3_LO 0x022C 485#define BGE_MBX_GEN4_HI 0x0240 486#define BGE_MBX_GEN4_LO 0x0244 487#define BGE_MBX_GEN5_HI 0x0248 488#define BGE_MBX_GEN5_LO 0x024C 489#define BGE_MBX_GEN6_HI 0x0250 490#define BGE_MBX_GEN6_LO 0x0254 491#define BGE_MBX_GEN7_HI 0x0258 492#define BGE_MBX_GEN7_LO 0x025C 493#define BGE_MBX_RELOAD_STATS_HI 0x0260 494#define BGE_MBX_RELOAD_STATS_LO 0x0264 495#define BGE_MBX_RX_STD_PROD_HI 0x0268 496#define BGE_MBX_RX_STD_PROD_LO 0x026C 497#define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 498#define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 499#define BGE_MBX_RX_MINI_PROD_HI 0x0278 500#define BGE_MBX_RX_MINI_PROD_LO 0x027C 501#define BGE_MBX_RX_CONS0_HI 0x0280 502#define BGE_MBX_RX_CONS0_LO 0x0284 503#define BGE_MBX_RX_CONS1_HI 0x0288 504#define BGE_MBX_RX_CONS1_LO 0x028C 505#define BGE_MBX_RX_CONS2_HI 0x0290 506#define BGE_MBX_RX_CONS2_LO 0x0294 507#define BGE_MBX_RX_CONS3_HI 0x0298 508#define BGE_MBX_RX_CONS3_LO 0x029C 509#define BGE_MBX_RX_CONS4_HI 0x02A0 510#define BGE_MBX_RX_CONS4_LO 0x02A4 511#define BGE_MBX_RX_CONS5_HI 0x02A8 512#define BGE_MBX_RX_CONS5_LO 0x02AC 513#define BGE_MBX_RX_CONS6_HI 0x02B0 514#define BGE_MBX_RX_CONS6_LO 0x02B4 515#define BGE_MBX_RX_CONS7_HI 0x02B8 516#define BGE_MBX_RX_CONS7_LO 0x02BC 517#define BGE_MBX_RX_CONS8_HI 0x02C0 518#define BGE_MBX_RX_CONS8_LO 0x02C4 519#define BGE_MBX_RX_CONS9_HI 0x02C8 520#define BGE_MBX_RX_CONS9_LO 0x02CC 521#define BGE_MBX_RX_CONS10_HI 0x02D0 522#define BGE_MBX_RX_CONS10_LO 0x02D4 523#define BGE_MBX_RX_CONS11_HI 0x02D8 524#define BGE_MBX_RX_CONS11_LO 0x02DC 525#define BGE_MBX_RX_CONS12_HI 0x02E0 526#define BGE_MBX_RX_CONS12_LO 0x02E4 527#define BGE_MBX_RX_CONS13_HI 0x02E8 528#define BGE_MBX_RX_CONS13_LO 0x02EC 529#define BGE_MBX_RX_CONS14_HI 0x02F0 530#define BGE_MBX_RX_CONS14_LO 0x02F4 531#define BGE_MBX_RX_CONS15_HI 0x02F8 532#define BGE_MBX_RX_CONS15_LO 0x02FC 533#define BGE_MBX_TX_HOST_PROD0_HI 0x0300 534#define BGE_MBX_TX_HOST_PROD0_LO 0x0304 535#define BGE_MBX_TX_HOST_PROD1_HI 0x0308 536#define BGE_MBX_TX_HOST_PROD1_LO 0x030C 537#define BGE_MBX_TX_HOST_PROD2_HI 0x0310 538#define BGE_MBX_TX_HOST_PROD2_LO 0x0314 539#define BGE_MBX_TX_HOST_PROD3_HI 0x0318 540#define BGE_MBX_TX_HOST_PROD3_LO 0x031C 541#define BGE_MBX_TX_HOST_PROD4_HI 0x0320 542#define BGE_MBX_TX_HOST_PROD4_LO 0x0324 543#define BGE_MBX_TX_HOST_PROD5_HI 0x0328 544#define BGE_MBX_TX_HOST_PROD5_LO 0x032C 545#define BGE_MBX_TX_HOST_PROD6_HI 0x0330 546#define BGE_MBX_TX_HOST_PROD6_LO 0x0334 547#define BGE_MBX_TX_HOST_PROD7_HI 0x0338 548#define BGE_MBX_TX_HOST_PROD7_LO 0x033C 549#define BGE_MBX_TX_HOST_PROD8_HI 0x0340 550#define BGE_MBX_TX_HOST_PROD8_LO 0x0344 551#define BGE_MBX_TX_HOST_PROD9_HI 0x0348 552#define BGE_MBX_TX_HOST_PROD9_LO 0x034C 553#define BGE_MBX_TX_HOST_PROD10_HI 0x0350 554#define BGE_MBX_TX_HOST_PROD10_LO 0x0354 555#define BGE_MBX_TX_HOST_PROD11_HI 0x0358 556#define BGE_MBX_TX_HOST_PROD11_LO 0x035C 557#define BGE_MBX_TX_HOST_PROD12_HI 0x0360 558#define BGE_MBX_TX_HOST_PROD12_LO 0x0364 559#define BGE_MBX_TX_HOST_PROD13_HI 0x0368 560#define BGE_MBX_TX_HOST_PROD13_LO 0x036C 561#define BGE_MBX_TX_HOST_PROD14_HI 0x0370 562#define BGE_MBX_TX_HOST_PROD14_LO 0x0374 563#define BGE_MBX_TX_HOST_PROD15_HI 0x0378 564#define BGE_MBX_TX_HOST_PROD15_LO 0x037C 565#define BGE_MBX_TX_NIC_PROD0_HI 0x0380 566#define BGE_MBX_TX_NIC_PROD0_LO 0x0384 567#define BGE_MBX_TX_NIC_PROD1_HI 0x0388 568#define BGE_MBX_TX_NIC_PROD1_LO 0x038C 569#define BGE_MBX_TX_NIC_PROD2_HI 0x0390 570#define BGE_MBX_TX_NIC_PROD2_LO 0x0394 571#define BGE_MBX_TX_NIC_PROD3_HI 0x0398 572#define BGE_MBX_TX_NIC_PROD3_LO 0x039C 573#define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 574#define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 575#define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 576#define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 577#define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 578#define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 579#define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 580#define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 581#define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 582#define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 583#define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 584#define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 585#define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 586#define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 587#define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 588#define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 589#define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 590#define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 591#define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 592#define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 593#define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 594#define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 595#define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 596#define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 597 598#define BGE_TX_RINGS_MAX 4 599#define BGE_TX_RINGS_EXTSSRAM_MAX 16 600#define BGE_RX_RINGS_MAX 16 601#define BGE_RX_RINGS_MAX_5717 17 602 603/* Ethernet MAC control registers */ 604#define BGE_MAC_MODE 0x0400 605#define BGE_MAC_STS 0x0404 606#define BGE_MAC_EVT_ENB 0x0408 607#define BGE_MAC_LED_CTL 0x040C 608#define BGE_MAC_ADDR1_LO 0x0410 609#define BGE_MAC_ADDR1_HI 0x0414 610#define BGE_MAC_ADDR2_LO 0x0418 611#define BGE_MAC_ADDR2_HI 0x041C 612#define BGE_MAC_ADDR3_LO 0x0420 613#define BGE_MAC_ADDR3_HI 0x0424 614#define BGE_MAC_ADDR4_LO 0x0428 615#define BGE_MAC_ADDR4_HI 0x042C 616#define BGE_WOL_PATPTR 0x0430 617#define BGE_WOL_PATCFG 0x0434 618#define BGE_TX_RANDOM_BACKOFF 0x0438 619#define BGE_RX_MTU 0x043C 620#define BGE_GBIT_PCS_TEST 0x0440 621#define BGE_TX_TBI_AUTONEG 0x0444 622#define BGE_RX_TBI_AUTONEG 0x0448 623#define BGE_MI_COMM 0x044C 624#define BGE_MI_STS 0x0450 625#define BGE_MI_MODE 0x0454 626#define BGE_AUTOPOLL_STS 0x0458 627#define BGE_TX_MODE 0x045C 628#define BGE_TX_STS 0x0460 629#define BGE_TX_LENGTHS 0x0464 630#define BGE_RX_MODE 0x0468 631#define BGE_RX_STS 0x046C 632#define BGE_MAR0 0x0470 633#define BGE_MAR1 0x0474 634#define BGE_MAR2 0x0478 635#define BGE_MAR3 0x047C 636#define BGE_RX_BD_RULES_CTL0 0x0480 637#define BGE_RX_BD_RULES_MASKVAL0 0x0484 638#define BGE_RX_BD_RULES_CTL1 0x0488 639#define BGE_RX_BD_RULES_MASKVAL1 0x048C 640#define BGE_RX_BD_RULES_CTL2 0x0490 641#define BGE_RX_BD_RULES_MASKVAL2 0x0494 642#define BGE_RX_BD_RULES_CTL3 0x0498 643#define BGE_RX_BD_RULES_MASKVAL3 0x049C 644#define BGE_RX_BD_RULES_CTL4 0x04A0 645#define BGE_RX_BD_RULES_MASKVAL4 0x04A4 646#define BGE_RX_BD_RULES_CTL5 0x04A8 647#define BGE_RX_BD_RULES_MASKVAL5 0x04AC 648#define BGE_RX_BD_RULES_CTL6 0x04B0 649#define BGE_RX_BD_RULES_MASKVAL6 0x04B4 650#define BGE_RX_BD_RULES_CTL7 0x04B8 651#define BGE_RX_BD_RULES_MASKVAL7 0x04BC 652#define BGE_RX_BD_RULES_CTL8 0x04C0 653#define BGE_RX_BD_RULES_MASKVAL8 0x04C4 654#define BGE_RX_BD_RULES_CTL9 0x04C8 655#define BGE_RX_BD_RULES_MASKVAL9 0x04CC 656#define BGE_RX_BD_RULES_CTL10 0x04D0 657#define BGE_RX_BD_RULES_MASKVAL10 0x04D4 658#define BGE_RX_BD_RULES_CTL11 0x04D8 659#define BGE_RX_BD_RULES_MASKVAL11 0x04DC 660#define BGE_RX_BD_RULES_CTL12 0x04E0 661#define BGE_RX_BD_RULES_MASKVAL12 0x04E4 662#define BGE_RX_BD_RULES_CTL13 0x04E8 663#define BGE_RX_BD_RULES_MASKVAL13 0x04EC 664#define BGE_RX_BD_RULES_CTL14 0x04F0 665#define BGE_RX_BD_RULES_MASKVAL14 0x04F4 666#define BGE_RX_BD_RULES_CTL15 0x04F8 667#define BGE_RX_BD_RULES_MASKVAL15 0x04FC 668#define BGE_RX_RULES_CFG 0x0500 669#define BGE_MAX_RX_FRAME_LOWAT 0x0504 670#define BGE_SERDES_CFG 0x0590 671#define BGE_SERDES_STS 0x0594 672#define BGE_SGDIG_CFG 0x05B0 673#define BGE_SGDIG_STS 0x05B4 674#define BGE_TX_MAC_STATS_OCTETS 0x0800 675#define BGE_TX_MAC_STATS_RESERVE_0 0x0804 676#define BGE_TX_MAC_STATS_COLLS 0x0808 677#define BGE_TX_MAC_STATS_XON_SENT 0x080C 678#define BGE_TX_MAC_STATS_XOFF_SENT 0x0810 679#define BGE_TX_MAC_STATS_RESERVE_1 0x0814 680#define BGE_TX_MAC_STATS_ERRORS 0x0818 681#define BGE_TX_MAC_STATS_SINGLE_COLL 0x081C 682#define BGE_TX_MAC_STATS_MULTI_COLL 0x0820 683#define BGE_TX_MAC_STATS_DEFERRED 0x0824 684#define BGE_TX_MAC_STATS_RESERVE_2 0x0828 685#define BGE_TX_MAC_STATS_EXCESS_COLL 0x082C 686#define BGE_TX_MAC_STATS_LATE_COLL 0x0830 687#define BGE_TX_MAC_STATS_RESERVE_3 0x0834 688#define BGE_TX_MAC_STATS_RESERVE_4 0x0838 689#define BGE_TX_MAC_STATS_RESERVE_5 0x083C 690#define BGE_TX_MAC_STATS_RESERVE_6 0x0840 691#define BGE_TX_MAC_STATS_RESERVE_7 0x0844 692#define BGE_TX_MAC_STATS_RESERVE_8 0x0848 693#define BGE_TX_MAC_STATS_RESERVE_9 0x084C 694#define BGE_TX_MAC_STATS_RESERVE_10 0x0850 695#define BGE_TX_MAC_STATS_RESERVE_11 0x0854 696#define BGE_TX_MAC_STATS_RESERVE_12 0x0858 697#define BGE_TX_MAC_STATS_RESERVE_13 0x085C 698#define BGE_TX_MAC_STATS_RESERVE_14 0x0860 699#define BGE_TX_MAC_STATS_RESERVE_15 0x0864 700#define BGE_TX_MAC_STATS_RESERVE_16 0x0868 701#define BGE_TX_MAC_STATS_UCAST 0x086C 702#define BGE_TX_MAC_STATS_MCAST 0x0870 703#define BGE_TX_MAC_STATS_BCAST 0x0874 704#define BGE_TX_MAC_STATS_RESERVE_17 0x0878 705#define BGE_TX_MAC_STATS_RESERVE_18 0x087C 706#define BGE_RX_MAC_STATS_OCTESTS 0x0880 707#define BGE_RX_MAC_STATS_RESERVE_0 0x0884 708#define BGE_RX_MAC_STATS_FRAGMENTS 0x0888 709#define BGE_RX_MAC_STATS_UCAST 0x088C 710#define BGE_RX_MAC_STATS_MCAST 0x0890 711#define BGE_RX_MAC_STATS_BCAST 0x0894 712#define BGE_RX_MAC_STATS_FCS_ERRORS 0x0898 713#define BGE_RX_MAC_STATS_ALGIN_ERRORS 0x089C 714#define BGE_RX_MAC_STATS_XON_RCVD 0x08A0 715#define BGE_RX_MAC_STATS_XOFF_RCVD 0x08A4 716#define BGE_RX_MAC_STATS_CTRL_RCVD 0x08A8 717#define BGE_RX_MAC_STATS_XOFF_ENTERED 0x08AC 718#define BGE_RX_MAC_STATS_FRAME_TOO_LONG 0x08B0 719#define BGE_RX_MAC_STATS_JABBERS 0x08B4 720#define BGE_RX_MAC_STATS_UNDERSIZE 0x08B8 721 722/* Ethernet MAC Mode register */ 723#define BGE_MACMODE_RESET 0x00000001 724#define BGE_MACMODE_HALF_DUPLEX 0x00000002 725#define BGE_MACMODE_PORTMODE 0x0000000C 726#define BGE_MACMODE_LOOPBACK 0x00000010 727#define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 728#define BGE_MACMODE_TX_BURST_ENB 0x00000100 729#define BGE_MACMODE_MAX_DEFER 0x00000200 730#define BGE_MACMODE_LINK_POLARITY 0x00000400 731#define BGE_MACMODE_RX_STATS_ENB 0x00000800 732#define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 733#define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 734#define BGE_MACMODE_TX_STATS_ENB 0x00004000 735#define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 736#define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 737#define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 738#define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 739#define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 740#define BGE_MACMODE_MIP_ENB 0x00100000 741#define BGE_MACMODE_TXDMA_ENB 0x00200000 742#define BGE_MACMODE_RXDMA_ENB 0x00400000 743#define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 744 745#define BGE_PORTMODE_NONE 0x00000000 746#define BGE_PORTMODE_MII 0x00000004 747#define BGE_PORTMODE_GMII 0x00000008 748#define BGE_PORTMODE_TBI 0x0000000C 749 750/* MAC Status register */ 751#define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 752#define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 753#define BGE_MACSTAT_RX_CFG 0x00000004 754#define BGE_MACSTAT_CFG_CHANGED 0x00000008 755#define BGE_MACSTAT_SYNC_CHANGED 0x00000010 756#define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 757#define BGE_MACSTAT_LINK_CHANGED 0x00001000 758#define BGE_MACSTAT_MI_COMPLETE 0x00400000 759#define BGE_MACSTAT_MI_INTERRUPT 0x00800000 760#define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 761#define BGE_MACSTAT_ODI_ERROR 0x02000000 762#define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 763#define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 764 765/* MAC Event Enable Register */ 766#define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 767#define BGE_EVTENB_LINK_CHANGED 0x00001000 768#define BGE_EVTENB_MI_COMPLETE 0x00400000 769#define BGE_EVTENB_MI_INTERRUPT 0x00800000 770#define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 771#define BGE_EVTENB_ODI_ERROR 0x02000000 772#define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 773#define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 774 775/* LED Control Register */ 776#define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 777#define BGE_LEDCTL_1000MBPS_LED 0x00000002 778#define BGE_LEDCTL_100MBPS_LED 0x00000004 779#define BGE_LEDCTL_10MBPS_LED 0x00000008 780#define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 781#define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 782#define BGE_LEDCTL_TREFLED_BLINK_2 0x00000040 783#define BGE_LEDCTL_1000MBPS_STS 0x00000080 784#define BGE_LEDCTL_100MBPS_STS 0x00000100 785#define BGE_LEDCTL_10MBPS_STS 0x00000200 786#define BGE_LEDCTL_TRADLED_STS 0x00000400 787#define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 788#define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 789 790/* TX backoff seed register */ 791#define BGE_TX_BACKOFF_SEED_MASK 0x3F 792 793/* Autopoll status register */ 794#define BGE_AUTOPOLLSTS_ERROR 0x00000001 795 796/* Transmit MAC mode register */ 797#define BGE_TXMODE_RESET 0x00000001 798#define BGE_TXMODE_ENABLE 0x00000002 799#define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 800#define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 801#define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 802#define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 803#define BGE_TXMODE_JMB_FRM_LEN 0x00400000 804#define BGE_TXMODE_CNT_DN_MODE 0x00800000 805 806/* Transmit MAC status register */ 807#define BGE_TXSTAT_RX_XOFFED 0x00000001 808#define BGE_TXSTAT_SENT_XOFF 0x00000002 809#define BGE_TXSTAT_SENT_XON 0x00000004 810#define BGE_TXSTAT_LINK_UP 0x00000008 811#define BGE_TXSTAT_ODI_UFLOW 0x00000010 812#define BGE_TXSTAT_ODI_OFLOW 0x00000020 813 814/* Transmit MAC lengths register */ 815#define BGE_TXLEN_SLOTTIME 0x000000FF 816#define BGE_TXLEN_IPG 0x00000F00 817#define BGE_TXLEN_CRS 0x00003000 818#define BGE_TXLEN_JMB_FRM_LEN_MSK 0x00FF0000 819#define BGE_TXLEN_CNT_DN_VAL_MSK 0xFF000000 820 821/* Receive MAC mode register */ 822#define BGE_RXMODE_RESET 0x00000001 823#define BGE_RXMODE_ENABLE 0x00000002 824#define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 825#define BGE_RXMODE_RX_GIANTS 0x00000020 826#define BGE_RXMODE_RX_RUNTS 0x00000040 827#define BGE_RXMODE_8022_LENCHECK 0x00000080 828#define BGE_RXMODE_RX_PROMISC 0x00000100 829#define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 830#define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 831 832/* Receive MAC status register */ 833#define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 834#define BGE_RXSTAT_RCVD_XOFF 0x00000002 835#define BGE_RXSTAT_RCVD_XON 0x00000004 836 837/* Receive Rules Control register */ 838#define BGE_RXRULECTL_OFFSET 0x000000FF 839#define BGE_RXRULECTL_CLASS 0x00001F00 840#define BGE_RXRULECTL_HDRTYPE 0x0000E000 841#define BGE_RXRULECTL_COMPARE_OP 0x00030000 842#define BGE_RXRULECTL_MAP 0x01000000 843#define BGE_RXRULECTL_DISCARD 0x02000000 844#define BGE_RXRULECTL_MASK 0x04000000 845#define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 846#define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 847#define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 848#define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 849 850/* Receive Rules Mask register */ 851#define BGE_RXRULEMASK_VALUE 0x0000FFFF 852#define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 853 854/* SERDES configuration register */ 855#define BGE_SERDESCFG_RXR 0x00000007 /* phase interpolator */ 856#define BGE_SERDESCFG_RXG 0x00000018 /* rx gain setting */ 857#define BGE_SERDESCFG_RXEDGESEL 0x00000040 /* rising/falling egde */ 858#define BGE_SERDESCFG_TX_BIAS 0x00000380 /* TXDAC bias setting */ 859#define BGE_SERDESCFG_IBMAX 0x00000400 /* bias current +25% */ 860#define BGE_SERDESCFG_IBMIN 0x00000800 /* bias current -25% */ 861#define BGE_SERDESCFG_TXMODE 0x00001000 862#define BGE_SERDESCFG_TXEDGESEL 0x00002000 /* rising/falling edge */ 863#define BGE_SERDESCFG_MODE 0x00004000 /* TXCP/TXCN disabled */ 864#define BGE_SERDESCFG_PLLTEST 0x00008000 /* PLL test mode */ 865#define BGE_SERDESCFG_CDET 0x00010000 /* comma detect enable */ 866#define BGE_SERDESCFG_TBILOOP 0x00020000 /* local loopback */ 867#define BGE_SERDESCFG_REMLOOP 0x00040000 /* remote loopback */ 868#define BGE_SERDESCFG_INVPHASE 0x00080000 /* Reverse 125Mhz clock */ 869#define BGE_SERDESCFG_12REGCTL 0x00300000 /* 1.2v regulator ctl */ 870#define BGE_SERDESCFG_REGCTL 0x00C00000 /* regulator ctl (2.5v) */ 871 872/* SERDES status register */ 873#define BGE_SERDESSTS_RXSTAT 0x0000000F /* receive status bits */ 874#define BGE_SERDESSTS_CDET 0x00000010 /* comma code detected */ 875 876/* SGDIG config (not documented) */ 877#define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 878#define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 879#define BGE_SGDIGCFG_SEND 0x40000000 880#define BGE_SGDIGCFG_AUTO 0x80000000 881 882/* SGDIG status (not documented) */ 883#define BGE_SGDIGSTS_DONE 0x00000002 884#define BGE_SGDIGSTS_IS_SERDES 0x00000100 885#define BGE_SGDIGSTS_PAUSE_CAP 0x00080000 886#define BGE_SGDIGSTS_ASYM_PAUSE 0x00100000 887 888 889/* MI communication register */ 890#define BGE_MICOMM_DATA 0x0000FFFF 891#define BGE_MICOMM_REG 0x001F0000 892#define BGE_MICOMM_PHY 0x03E00000 893#define BGE_MICOMM_CMD 0x0C000000 894#define BGE_MICOMM_READFAIL 0x10000000 895#define BGE_MICOMM_BUSY 0x20000000 896 897#define BGE_MIREG(x) ((x & 0x1F) << 16) 898#define BGE_MIPHY(x) ((x & 0x1F) << 21) 899#define BGE_MICMD_WRITE 0x04000000 900#define BGE_MICMD_READ 0x08000000 901 902/* MI status register */ 903#define BGE_MISTS_LINK 0x00000001 904#define BGE_MISTS_10MBPS 0x00000002 905 906#define BGE_MIMODE_CLK_10MHZ 0x00000001 907#define BGE_MIMODE_SHORTPREAMBLE 0x00000002 908#define BGE_MIMODE_AUTOPOLL 0x00000010 909#define BGE_MIMODE_CLKCNT 0x001F0000 910#define BGE_MIMODE_500KHZ_CONST 0x00008000 911#define BGE_MIMODE_BASE 0x000C0000 912 913 914/* 915 * Send data initiator control registers. 916 */ 917#define BGE_SDI_MODE 0x0C00 918#define BGE_SDI_STATUS 0x0C04 919#define BGE_SDI_STATS_CTL 0x0C08 920#define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 921#define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 922#define BGE_ISO_PKT_TX 0x0C20 923#define BGE_LOCSTATS_COS0 0x0C80 924#define BGE_LOCSTATS_COS1 0x0C84 925#define BGE_LOCSTATS_COS2 0x0C88 926#define BGE_LOCSTATS_COS3 0x0C8C 927#define BGE_LOCSTATS_COS4 0x0C90 928#define BGE_LOCSTATS_COS5 0x0C84 929#define BGE_LOCSTATS_COS6 0x0C98 930#define BGE_LOCSTATS_COS7 0x0C9C 931#define BGE_LOCSTATS_COS8 0x0CA0 932#define BGE_LOCSTATS_COS9 0x0CA4 933#define BGE_LOCSTATS_COS10 0x0CA8 934#define BGE_LOCSTATS_COS11 0x0CAC 935#define BGE_LOCSTATS_COS12 0x0CB0 936#define BGE_LOCSTATS_COS13 0x0CB4 937#define BGE_LOCSTATS_COS14 0x0CB8 938#define BGE_LOCSTATS_COS15 0x0CBC 939#define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 940#define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 941#define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 942#define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 943#define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 944#define BGE_LOCSTATS_IRQS 0x0CD4 945#define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 946#define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 947 948/* Send Data Initiator mode register */ 949#define BGE_SDIMODE_RESET 0x00000001 950#define BGE_SDIMODE_ENABLE 0x00000002 951#define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 952#define BGE_SDIMODE_HW_LSO_PRE_DMA 0x00000008 953 954/* Send Data Initiator stats register */ 955#define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 956 957/* Send Data Initiator stats control register */ 958#define BGE_SDISTATSCTL_ENABLE 0x00000001 959#define BGE_SDISTATSCTL_FASTER 0x00000002 960#define BGE_SDISTATSCTL_CLEAR 0x00000004 961#define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 962#define BGE_SDISTATSCTL_FORCEZERO 0x00000010 963 964/* 965 * Send Data Completion Control registers 966 */ 967#define BGE_SDC_MODE 0x1000 968#define BGE_SDC_STATUS 0x1004 969 970/* Send Data completion mode register */ 971#define BGE_SDCMODE_RESET 0x00000001 972#define BGE_SDCMODE_ENABLE 0x00000002 973#define BGE_SDCMODE_ATTN 0x00000004 974#define BGE_SDCMODE_CDELAY 0x00000010 975 976/* Send Data completion status register */ 977#define BGE_SDCSTAT_ATTN 0x00000004 978 979/* 980 * Send BD Ring Selector Control registers 981 */ 982#define BGE_SRS_MODE 0x1400 983#define BGE_SRS_STATUS 0x1404 984#define BGE_SRS_HWDIAG 0x1408 985#define BGE_SRS_LOC_NIC_CONS0 0x1440 986#define BGE_SRS_LOC_NIC_CONS1 0x1444 987#define BGE_SRS_LOC_NIC_CONS2 0x1448 988#define BGE_SRS_LOC_NIC_CONS3 0x144C 989#define BGE_SRS_LOC_NIC_CONS4 0x1450 990#define BGE_SRS_LOC_NIC_CONS5 0x1454 991#define BGE_SRS_LOC_NIC_CONS6 0x1458 992#define BGE_SRS_LOC_NIC_CONS7 0x145C 993#define BGE_SRS_LOC_NIC_CONS8 0x1460 994#define BGE_SRS_LOC_NIC_CONS9 0x1464 995#define BGE_SRS_LOC_NIC_CONS10 0x1468 996#define BGE_SRS_LOC_NIC_CONS11 0x146C 997#define BGE_SRS_LOC_NIC_CONS12 0x1470 998#define BGE_SRS_LOC_NIC_CONS13 0x1474 999#define BGE_SRS_LOC_NIC_CONS14 0x1478 1000#define BGE_SRS_LOC_NIC_CONS15 0x147C 1001 1002/* Send BD Ring Selector Mode register */ 1003#define BGE_SRSMODE_RESET 0x00000001 1004#define BGE_SRSMODE_ENABLE 0x00000002 1005#define BGE_SRSMODE_ATTN 0x00000004 1006 1007/* Send BD Ring Selector Status register */ 1008#define BGE_SRSSTAT_ERROR 0x00000004 1009 1010/* Send BD Ring Selector HW Diagnostics register */ 1011#define BGE_SRSHWDIAG_STATE 0x0000000F 1012#define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 1013#define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 1014#define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 1015 1016/* 1017 * Send BD Initiator Selector Control registers 1018 */ 1019#define BGE_SBDI_MODE 0x1800 1020#define BGE_SBDI_STATUS 0x1804 1021#define BGE_SBDI_LOC_NIC_PROD0 0x1808 1022#define BGE_SBDI_LOC_NIC_PROD1 0x180C 1023#define BGE_SBDI_LOC_NIC_PROD2 0x1810 1024#define BGE_SBDI_LOC_NIC_PROD3 0x1814 1025#define BGE_SBDI_LOC_NIC_PROD4 0x1818 1026#define BGE_SBDI_LOC_NIC_PROD5 0x181C 1027#define BGE_SBDI_LOC_NIC_PROD6 0x1820 1028#define BGE_SBDI_LOC_NIC_PROD7 0x1824 1029#define BGE_SBDI_LOC_NIC_PROD8 0x1828 1030#define BGE_SBDI_LOC_NIC_PROD9 0x182C 1031#define BGE_SBDI_LOC_NIC_PROD10 0x1830 1032#define BGE_SBDI_LOC_NIC_PROD11 0x1834 1033#define BGE_SBDI_LOC_NIC_PROD12 0x1838 1034#define BGE_SBDI_LOC_NIC_PROD13 0x183C 1035#define BGE_SBDI_LOC_NIC_PROD14 0x1840 1036#define BGE_SBDI_LOC_NIC_PROD15 0x1844 1037 1038/* Send BD Initiator Mode register */ 1039#define BGE_SBDIMODE_RESET 0x00000001 1040#define BGE_SBDIMODE_ENABLE 0x00000002 1041#define BGE_SBDIMODE_ATTN 0x00000004 1042 1043/* Send BD Initiator Status register */ 1044#define BGE_SBDISTAT_ERROR 0x00000004 1045 1046/* 1047 * Send BD Completion Control registers 1048 */ 1049#define BGE_SBDC_MODE 0x1C00 1050#define BGE_SBDC_STATUS 0x1C04 1051 1052/* Send BD Completion Control Mode register */ 1053#define BGE_SBDCMODE_RESET 0x00000001 1054#define BGE_SBDCMODE_ENABLE 0x00000002 1055#define BGE_SBDCMODE_ATTN 0x00000004 1056 1057/* Send BD Completion Control Status register */ 1058#define BGE_SBDCSTAT_ATTN 0x00000004 1059 1060/* 1061 * Receive List Placement Control registers 1062 */ 1063#define BGE_RXLP_MODE 0x2000 1064#define BGE_RXLP_STATUS 0x2004 1065#define BGE_RXLP_SEL_LIST_LOCK 0x2008 1066#define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 1067#define BGE_RXLP_CFG 0x2010 1068#define BGE_RXLP_STATS_CTL 0x2014 1069#define BGE_RXLP_STATS_ENABLE_MASK 0x2018 1070#define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 1071#define BGE_RXLP_HEAD0 0x2100 1072#define BGE_RXLP_TAIL0 0x2104 1073#define BGE_RXLP_COUNT0 0x2108 1074#define BGE_RXLP_HEAD1 0x2110 1075#define BGE_RXLP_TAIL1 0x2114 1076#define BGE_RXLP_COUNT1 0x2118 1077#define BGE_RXLP_HEAD2 0x2120 1078#define BGE_RXLP_TAIL2 0x2124 1079#define BGE_RXLP_COUNT2 0x2128 1080#define BGE_RXLP_HEAD3 0x2130 1081#define BGE_RXLP_TAIL3 0x2134 1082#define BGE_RXLP_COUNT3 0x2138 1083#define BGE_RXLP_HEAD4 0x2140 1084#define BGE_RXLP_TAIL4 0x2144 1085#define BGE_RXLP_COUNT4 0x2148 1086#define BGE_RXLP_HEAD5 0x2150 1087#define BGE_RXLP_TAIL5 0x2154 1088#define BGE_RXLP_COUNT5 0x2158 1089#define BGE_RXLP_HEAD6 0x2160 1090#define BGE_RXLP_TAIL6 0x2164 1091#define BGE_RXLP_COUNT6 0x2168 1092#define BGE_RXLP_HEAD7 0x2170 1093#define BGE_RXLP_TAIL7 0x2174 1094#define BGE_RXLP_COUNT7 0x2178 1095#define BGE_RXLP_HEAD8 0x2180 1096#define BGE_RXLP_TAIL8 0x2184 1097#define BGE_RXLP_COUNT8 0x2188 1098#define BGE_RXLP_HEAD9 0x2190 1099#define BGE_RXLP_TAIL9 0x2194 1100#define BGE_RXLP_COUNT9 0x2198 1101#define BGE_RXLP_HEAD10 0x21A0 1102#define BGE_RXLP_TAIL10 0x21A4 1103#define BGE_RXLP_COUNT10 0x21A8 1104#define BGE_RXLP_HEAD11 0x21B0 1105#define BGE_RXLP_TAIL11 0x21B4 1106#define BGE_RXLP_COUNT11 0x21B8 1107#define BGE_RXLP_HEAD12 0x21C0 1108#define BGE_RXLP_TAIL12 0x21C4 1109#define BGE_RXLP_COUNT12 0x21C8 1110#define BGE_RXLP_HEAD13 0x21D0 1111#define BGE_RXLP_TAIL13 0x21D4 1112#define BGE_RXLP_COUNT13 0x21D8 1113#define BGE_RXLP_HEAD14 0x21E0 1114#define BGE_RXLP_TAIL14 0x21E4 1115#define BGE_RXLP_COUNT14 0x21E8 1116#define BGE_RXLP_HEAD15 0x21F0 1117#define BGE_RXLP_TAIL15 0x21F4 1118#define BGE_RXLP_COUNT15 0x21F8 1119#define BGE_RXLP_LOCSTAT_COS0 0x2200 1120#define BGE_RXLP_LOCSTAT_COS1 0x2204 1121#define BGE_RXLP_LOCSTAT_COS2 0x2208 1122#define BGE_RXLP_LOCSTAT_COS3 0x220C 1123#define BGE_RXLP_LOCSTAT_COS4 0x2210 1124#define BGE_RXLP_LOCSTAT_COS5 0x2214 1125#define BGE_RXLP_LOCSTAT_COS6 0x2218 1126#define BGE_RXLP_LOCSTAT_COS7 0x221C 1127#define BGE_RXLP_LOCSTAT_COS8 0x2220 1128#define BGE_RXLP_LOCSTAT_COS9 0x2224 1129#define BGE_RXLP_LOCSTAT_COS10 0x2228 1130#define BGE_RXLP_LOCSTAT_COS11 0x222C 1131#define BGE_RXLP_LOCSTAT_COS12 0x2230 1132#define BGE_RXLP_LOCSTAT_COS13 0x2234 1133#define BGE_RXLP_LOCSTAT_COS14 0x2238 1134#define BGE_RXLP_LOCSTAT_COS15 0x223C 1135#define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 1136#define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 1137#define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 1138#define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 1139#define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 1140#define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 1141#define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 1142 1143 1144/* Receive List Placement mode register */ 1145#define BGE_RXLPMODE_RESET 0x00000001 1146#define BGE_RXLPMODE_ENABLE 0x00000002 1147#define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 1148#define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 1149#define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 1150 1151/* Receive List Placement Status register */ 1152#define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 1153#define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 1154#define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 1155 1156/* 1157 * Receive Data and Receive BD Initiator Control Registers 1158 */ 1159#define BGE_RDBDI_MODE 0x2400 1160#define BGE_RDBDI_STATUS 0x2404 1161#define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 1162#define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 1163#define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 1164#define BGE_RX_JUMBO_RCB_NICADDR 0x244C 1165#define BGE_RX_STD_RCB_HADDR_HI 0x2450 1166#define BGE_RX_STD_RCB_HADDR_LO 0x2454 1167#define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 1168#define BGE_RX_STD_RCB_NICADDR 0x245C 1169#define BGE_RX_MINI_RCB_HADDR_HI 0x2460 1170#define BGE_RX_MINI_RCB_HADDR_LO 0x2464 1171#define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 1172#define BGE_RX_MINI_RCB_NICADDR 0x246C 1173#define BGE_RDBDI_JUMBO_RX_CONS 0x2470 1174#define BGE_RDBDI_STD_RX_CONS 0x2474 1175#define BGE_RDBDI_MINI_RX_CONS 0x2478 1176#define BGE_RDBDI_RETURN_PROD0 0x2480 1177#define BGE_RDBDI_RETURN_PROD1 0x2484 1178#define BGE_RDBDI_RETURN_PROD2 0x2488 1179#define BGE_RDBDI_RETURN_PROD3 0x248C 1180#define BGE_RDBDI_RETURN_PROD4 0x2490 1181#define BGE_RDBDI_RETURN_PROD5 0x2494 1182#define BGE_RDBDI_RETURN_PROD6 0x2498 1183#define BGE_RDBDI_RETURN_PROD7 0x249C 1184#define BGE_RDBDI_RETURN_PROD8 0x24A0 1185#define BGE_RDBDI_RETURN_PROD9 0x24A4 1186#define BGE_RDBDI_RETURN_PROD10 0x24A8 1187#define BGE_RDBDI_RETURN_PROD11 0x24AC 1188#define BGE_RDBDI_RETURN_PROD12 0x24B0 1189#define BGE_RDBDI_RETURN_PROD13 0x24B4 1190#define BGE_RDBDI_RETURN_PROD14 0x24B8 1191#define BGE_RDBDI_RETURN_PROD15 0x24BC 1192#define BGE_RDBDI_HWDIAG 0x24C0 1193 1194 1195/* Receive Data and Receive BD Initiator Mode register */ 1196#define BGE_RDBDIMODE_RESET 0x00000001 1197#define BGE_RDBDIMODE_ENABLE 0x00000002 1198#define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 1199#define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 1200#define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 1201 1202/* Receive Data and Receive BD Initiator Status register */ 1203#define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 1204#define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 1205#define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 1206 1207 1208/* 1209 * Receive Data Completion Control registers 1210 */ 1211#define BGE_RDC_MODE 0x2800 1212 1213/* Receive Data Completion Mode register */ 1214#define BGE_RDCMODE_RESET 0x00000001 1215#define BGE_RDCMODE_ENABLE 0x00000002 1216#define BGE_RDCMODE_ATTN 0x00000004 1217 1218/* 1219 * Receive BD Initiator Control registers 1220 */ 1221#define BGE_RBDI_MODE 0x2C00 1222#define BGE_RBDI_STATUS 0x2C04 1223#define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 1224#define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 1225#define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 1226#define BGE_RBDI_MINI_REPL_THRESH 0x2C14 1227#define BGE_RBDI_STD_REPL_THRESH 0x2C18 1228#define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 1229 1230#define BGE_STD_REPLENISH_LWM 0x2D00 1231#define BGE_JMB_REPLENISH_LWM 0x2D04 1232 1233/* Receive BD Initiator Mode register */ 1234#define BGE_RBDIMODE_RESET 0x00000001 1235#define BGE_RBDIMODE_ENABLE 0x00000002 1236#define BGE_RBDIMODE_ATTN 0x00000004 1237 1238/* Receive BD Initiator Status register */ 1239#define BGE_RBDISTAT_ATTN 0x00000004 1240 1241/* 1242 * Receive BD Completion Control registers 1243 */ 1244#define BGE_RBDC_MODE 0x3000 1245#define BGE_RBDC_STATUS 0x3004 1246#define BGE_RBDC_JUMBO_BD_PROD 0x3008 1247#define BGE_RBDC_STD_BD_PROD 0x300C 1248#define BGE_RBDC_MINI_BD_PROD 0x3010 1249 1250/* Receive BD completion mode register */ 1251#define BGE_RBDCMODE_RESET 0x00000001 1252#define BGE_RBDCMODE_ENABLE 0x00000002 1253#define BGE_RBDCMODE_ATTN 0x00000004 1254 1255/* Receive BD completion status register */ 1256#define BGE_RBDCSTAT_ERROR 0x00000004 1257 1258/* 1259 * Receive List Selector Control registers 1260 */ 1261#define BGE_RXLS_MODE 0x3400 1262#define BGE_RXLS_STATUS 0x3404 1263 1264/* Receive List Selector Mode register */ 1265#define BGE_RXLSMODE_RESET 0x00000001 1266#define BGE_RXLSMODE_ENABLE 0x00000002 1267#define BGE_RXLSMODE_ATTN 0x00000004 1268 1269/* Receive List Selector Status register */ 1270#define BGE_RXLSSTAT_ERROR 0x00000004 1271 1272#define BGE_CPMU_CTRL 0x3600 1273#define BGE_CPMU_LSPD_10MB_CLK 0x3604 1274#define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1275#define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1276#define BGE_CPMU_HST_ACC 0x361C 1277#define BGE_CPMU_CLCK_ORIDE 0x3624 1278#define BGE_CPMU_CLCK_STAT 0x3630 1279#define BGE_CPMU_MUTEX_REQ 0x365C 1280#define BGE_CPMU_MUTEX_GNT 0x3660 1281#define BGE_CPMU_PHY_STRAP 0x3664 1282 1283/* Central Power Management Unit (CPMU) register */ 1284#define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1285#define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1286#define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1287#define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1288 1289/* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1290#define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1291#define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1292 1293/* Link Speed 1000MB Power Mode Clock Policy register */ 1294#define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1295#define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1296#define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1297 1298/* Link Aware Power Mode Clock Policy register */ 1299#define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1300#define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1301 1302#define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1303#define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1304 1305/* Clock Speed Override Policy register */ 1306#define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 1307 1308/* CPMU Clock Status register */ 1309#define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1310#define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1311#define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1312#define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1313 1314/* CPMU Mutex Request register */ 1315#define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1316#define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1317 1318/* CPMU GPHY Strap register */ 1319#define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1320 1321/* 1322 * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 1323 */ 1324#define BGE_MBCF_MODE 0x3800 1325#define BGE_MBCF_STATUS 0x3804 1326 1327/* Mbuf Cluster Free mode register */ 1328#define BGE_MBCFMODE_RESET 0x00000001 1329#define BGE_MBCFMODE_ENABLE 0x00000002 1330#define BGE_MBCFMODE_ATTN 0x00000004 1331 1332/* Mbuf Cluster Free status register */ 1333#define BGE_MBCFSTAT_ERROR 0x00000004 1334 1335/* 1336 * Host Coalescing Control registers 1337 */ 1338#define BGE_HCC_MODE 0x3C00 1339#define BGE_HCC_STATUS 0x3C04 1340#define BGE_HCC_RX_COAL_TICKS 0x3C08 1341#define BGE_HCC_TX_COAL_TICKS 0x3C0C 1342#define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 1343#define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 1344#define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 1345#define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 1346#define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1347#define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 1348#define BGE_HCC_STATS_TICKS 0x3C28 1349#define BGE_HCC_STATS_ADDR_HI 0x3C30 1350#define BGE_HCC_STATS_ADDR_LO 0x3C34 1351#define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 1352#define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 1353#define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 1354#define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 1355#define BGE_FLOW_ATTN 0x3C48 1356#define BGE_HCC_JUMBO_BD_CONS 0x3C50 1357#define BGE_HCC_STD_BD_CONS 0x3C54 1358#define BGE_HCC_MINI_BD_CONS 0x3C58 1359#define BGE_HCC_RX_RETURN_PROD0 0x3C80 1360#define BGE_HCC_RX_RETURN_PROD1 0x3C84 1361#define BGE_HCC_RX_RETURN_PROD2 0x3C88 1362#define BGE_HCC_RX_RETURN_PROD3 0x3C8C 1363#define BGE_HCC_RX_RETURN_PROD4 0x3C90 1364#define BGE_HCC_RX_RETURN_PROD5 0x3C94 1365#define BGE_HCC_RX_RETURN_PROD6 0x3C98 1366#define BGE_HCC_RX_RETURN_PROD7 0x3C9C 1367#define BGE_HCC_RX_RETURN_PROD8 0x3CA0 1368#define BGE_HCC_RX_RETURN_PROD9 0x3CA4 1369#define BGE_HCC_RX_RETURN_PROD10 0x3CA8 1370#define BGE_HCC_RX_RETURN_PROD11 0x3CAC 1371#define BGE_HCC_RX_RETURN_PROD12 0x3CB0 1372#define BGE_HCC_RX_RETURN_PROD13 0x3CB4 1373#define BGE_HCC_RX_RETURN_PROD14 0x3CB8 1374#define BGE_HCC_RX_RETURN_PROD15 0x3CBC 1375#define BGE_HCC_TX_BD_CONS0 0x3CC0 1376#define BGE_HCC_TX_BD_CONS1 0x3CC4 1377#define BGE_HCC_TX_BD_CONS2 0x3CC8 1378#define BGE_HCC_TX_BD_CONS3 0x3CCC 1379#define BGE_HCC_TX_BD_CONS4 0x3CD0 1380#define BGE_HCC_TX_BD_CONS5 0x3CD4 1381#define BGE_HCC_TX_BD_CONS6 0x3CD8 1382#define BGE_HCC_TX_BD_CONS7 0x3CDC 1383#define BGE_HCC_TX_BD_CONS8 0x3CE0 1384#define BGE_HCC_TX_BD_CONS9 0x3CE4 1385#define BGE_HCC_TX_BD_CONS10 0x3CE8 1386#define BGE_HCC_TX_BD_CONS11 0x3CEC 1387#define BGE_HCC_TX_BD_CONS12 0x3CF0 1388#define BGE_HCC_TX_BD_CONS13 0x3CF4 1389#define BGE_HCC_TX_BD_CONS14 0x3CF8 1390#define BGE_HCC_TX_BD_CONS15 0x3CFC 1391 1392 1393/* Host coalescing mode register */ 1394#define BGE_HCCMODE_RESET 0x00000001 1395#define BGE_HCCMODE_ENABLE 0x00000002 1396#define BGE_HCCMODE_ATTN 0x00000004 1397#define BGE_HCCMODE_COAL_NOW 0x00000008 1398#define BGE_HCCMODE_MSI_BITS 0x00000070 1399#define BGE_HCCMODE_STATBLK_SIZE 0x00000180 1400 1401#define BGE_STATBLKSZ_FULL 0x00000000 1402#define BGE_STATBLKSZ_64BYTE 0x00000080 1403#define BGE_STATBLKSZ_32BYTE 0x00000100 1404 1405/* Host coalescing status register */ 1406#define BGE_HCCSTAT_ERROR 0x00000004 1407 1408/* Flow attention register */ 1409#define BGE_FLOWATTN_MB_LOWAT 0x00000040 1410#define BGE_FLOWATTN_MEMARB 0x00000080 1411#define BGE_FLOWATTN_HOSTCOAL 0x00008000 1412#define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 1413#define BGE_FLOWATTN_RCB_INVAL 0x00020000 1414#define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 1415#define BGE_FLOWATTN_RDBDI 0x00080000 1416#define BGE_FLOWATTN_RXLS 0x00100000 1417#define BGE_FLOWATTN_RXLP 0x00200000 1418#define BGE_FLOWATTN_RBDC 0x00400000 1419#define BGE_FLOWATTN_RBDI 0x00800000 1420#define BGE_FLOWATTN_SDC 0x08000000 1421#define BGE_FLOWATTN_SDI 0x10000000 1422#define BGE_FLOWATTN_SRS 0x20000000 1423#define BGE_FLOWATTN_SBDC 0x40000000 1424#define BGE_FLOWATTN_SBDI 0x80000000 1425 1426/* 1427 * Memory arbiter registers 1428 */ 1429#define BGE_MARB_MODE 0x4000 1430#define BGE_MARB_STATUS 0x4004 1431#define BGE_MARB_TRAPADDR_HI 0x4008 1432#define BGE_MARB_TRAPADDR_LO 0x400C 1433 1434/* Memory arbiter mode register */ 1435#define BGE_MARBMODE_RESET 0x00000001 1436#define BGE_MARBMODE_ENABLE 0x00000002 1437#define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 1438#define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 1439#define BGE_MARBMODE_DMAW1_TRAP 0x00000010 1440#define BGE_MARBMODE_DMAR1_TRAP 0x00000020 1441#define BGE_MARBMODE_RXRISC_TRAP 0x00000040 1442#define BGE_MARBMODE_TXRISC_TRAP 0x00000080 1443#define BGE_MARBMODE_PCI_TRAP 0x00000100 1444#define BGE_MARBMODE_DMAR2_TRAP 0x00000200 1445#define BGE_MARBMODE_RXQ_TRAP 0x00000400 1446#define BGE_MARBMODE_RXDI1_TRAP 0x00000800 1447#define BGE_MARBMODE_RXDI2_TRAP 0x00001000 1448#define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 1449#define BGE_MARBMODE_HCOAL_TRAP 0x00004000 1450#define BGE_MARBMODE_MBUF_TRAP 0x00008000 1451#define BGE_MARBMODE_TXDI_TRAP 0x00010000 1452#define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 1453#define BGE_MARBMODE_TXBD_TRAP 0x00040000 1454#define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 1455#define BGE_MARBMODE_DMAW2_TRAP 0x00100000 1456#define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 1457#define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 1458#define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 1459#define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 1460#define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 1461 1462/* Memory arbiter status register */ 1463#define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 1464#define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 1465#define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 1466#define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 1467#define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 1468#define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 1469#define BGE_MARBSTAT_PCI_TRAP 0x00000100 1470#define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 1471#define BGE_MARBSTAT_RXQ_TRAP 0x00000400 1472#define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 1473#define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 1474#define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 1475#define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 1476#define BGE_MARBSTAT_MBUF_TRAP 0x00008000 1477#define BGE_MARBSTAT_TXDI_TRAP 0x00010000 1478#define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 1479#define BGE_MARBSTAT_TXBD_TRAP 0x00040000 1480#define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 1481#define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 1482#define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 1483#define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 1484#define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 1485#define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 1486#define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 1487 1488/* 1489 * Buffer manager control registers 1490 */ 1491#define BGE_BMAN_MODE 0x4400 1492#define BGE_BMAN_STATUS 0x4404 1493#define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 1494#define BGE_BMAN_MBUFPOOL_LEN 0x440C 1495#define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 1496#define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 1497#define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 1498#define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 1499#define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 1500#define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 1501#define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 1502#define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 1503#define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 1504#define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 1505#define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 1506#define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 1507#define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 1508#define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 1509#define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 1510#define BGE_BMAN_HWDIAG_1 0x444C 1511#define BGE_BMAN_HWDIAG_2 0x4450 1512#define BGE_BMAN_HWDIAG_3 0x4454 1513 1514/* Buffer manager mode register */ 1515#define BGE_BMANMODE_RESET 0x00000001 1516#define BGE_BMANMODE_ENABLE 0x00000002 1517#define BGE_BMANMODE_ATTN 0x00000004 1518#define BGE_BMANMODE_TESTMODE 0x00000008 1519#define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 1520#define BGE_BMANMODE_NO_TX_UNDERRUN 0x80000000 1521 1522/* Buffer manager status register */ 1523#define BGE_BMANSTAT_ERRO 0x00000004 1524#define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 1525 1526 1527/* 1528 * Read DMA Control registers 1529 */ 1530#define BGE_RDMA_MODE 0x4800 1531#define BGE_RDMA_STATUS 0x4804 1532#define BGE_RDMA_RSRVCTRL 0x4900 1533#define BGE_RDMA_LSO_CRPTEN_CTRL 0x4910 1534 1535/* Read DMA mode register */ 1536#define BGE_RDMAMODE_RESET 0x00000001 1537#define BGE_RDMAMODE_ENABLE 0x00000002 1538#define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1539#define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1540#define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 1541#define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1542#define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1543#define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1544#define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1545#define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 1546#define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1547#define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1548#define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1549#define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 1550#define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 1551#define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 1552#define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1553#define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1554#define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 1555#define BGE_RDMAMODE_H2BNC_VLAN_DET 0x20000000 1556 1557/* Read DMA status register */ 1558#define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1559#define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1560#define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 1561#define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1562#define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1563#define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1564#define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1565#define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 1566 1567/* Read DMA Reserved Control register */ 1568#define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1569#define BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000C00 1570#define BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000C0000 1571#define BGE_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1572#define BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000FF0 1573#define BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000FF000 1574#define BGE_RDMA_RSRVCTRL_TXMRGN_MASK 0xFFE00000 1575 1576#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 0x00020000 1577#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1578#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K 0x000C0000 1579 1580/* 1581 * Write DMA control registers 1582 */ 1583#define BGE_WDMA_MODE 0x4C00 1584#define BGE_WDMA_STATUS 0x4C04 1585 1586/* Write DMA mode register */ 1587#define BGE_WDMAMODE_RESET 0x00000001 1588#define BGE_WDMAMODE_ENABLE 0x00000002 1589#define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1590#define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1591#define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 1592#define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1593#define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1594#define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1595#define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1596#define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 1597#define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 1598#define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 1599#define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 1600 1601/* Write DMA status register */ 1602#define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1603#define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1604#define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 1605#define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1606#define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1607#define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1608#define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1609#define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 1610 1611 1612/* 1613 * RX CPU registers 1614 */ 1615#define BGE_RXCPU_MODE 0x5000 1616#define BGE_RXCPU_STATUS 0x5004 1617#define BGE_RXCPU_PC 0x501C 1618 1619/* RX CPU mode register */ 1620#define BGE_RXCPUMODE_RESET 0x00000001 1621#define BGE_RXCPUMODE_SINGLESTEP 0x00000002 1622#define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 1623#define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1624#define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 1625#define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 1626#define BGE_RXCPUMODE_ROMFAIL 0x00000040 1627#define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 1628#define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 1629#define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1630#define BGE_RXCPUMODE_HALTCPU 0x00000400 1631#define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 1632#define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1633#define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 1634 1635/* RX CPU status register */ 1636#define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 1637#define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1638#define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 1639#define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 1640#define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 1641#define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 1642#define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1643#define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 1644#define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 1645#define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 1646#define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 1647#define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 1648#define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1649#define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1650#define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1651#define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1652#define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 1653 1654/* 1655 * V? CPU registers 1656 */ 1657#define BGE_VCPU_STATUS 0x5100 1658#define BGE_VCPU_EXT_CTRL 0x6890 1659 1660#define BGE_VCPU_STATUS_INIT_DONE 0x04000000 1661#define BGE_VCPU_STATUS_DRV_RESET 0x08000000 1662 1663#define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 1664#define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 1665 1666/* 1667 * TX CPU registers 1668 */ 1669#define BGE_TXCPU_MODE 0x5400 1670#define BGE_TXCPU_STATUS 0x5404 1671#define BGE_TXCPU_PC 0x541C 1672 1673/* TX CPU mode register */ 1674#define BGE_TXCPUMODE_RESET 0x00000001 1675#define BGE_TXCPUMODE_SINGLESTEP 0x00000002 1676#define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 1677#define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1678#define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 1679#define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 1680#define BGE_TXCPUMODE_ROMFAIL 0x00000040 1681#define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 1682#define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 1683#define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1684#define BGE_TXCPUMODE_HALTCPU 0x00000400 1685#define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 1686#define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1687 1688/* TX CPU status register */ 1689#define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 1690#define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1691#define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 1692#define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 1693#define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 1694#define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 1695#define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1696#define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 1697#define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 1698#define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 1699#define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 1700#define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 1701#define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1702#define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1703#define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1704#define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1705#define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 1706 1707 1708/* 1709 * Low priority mailbox registers 1710 */ 1711#define BGE_LPMBX_IRQ0_HI 0x5800 1712#define BGE_LPMBX_IRQ0_LO 0x5804 1713#define BGE_LPMBX_IRQ1_HI 0x5808 1714#define BGE_LPMBX_IRQ1_LO 0x580C 1715#define BGE_LPMBX_IRQ2_HI 0x5810 1716#define BGE_LPMBX_IRQ2_LO 0x5814 1717#define BGE_LPMBX_IRQ3_HI 0x5818 1718#define BGE_LPMBX_IRQ3_LO 0x581C 1719#define BGE_LPMBX_GEN0_HI 0x5820 1720#define BGE_LPMBX_GEN0_LO 0x5824 1721#define BGE_LPMBX_GEN1_HI 0x5828 1722#define BGE_LPMBX_GEN1_LO 0x582C 1723#define BGE_LPMBX_GEN2_HI 0x5830 1724#define BGE_LPMBX_GEN2_LO 0x5834 1725#define BGE_LPMBX_GEN3_HI 0x5828 1726#define BGE_LPMBX_GEN3_LO 0x582C 1727#define BGE_LPMBX_GEN4_HI 0x5840 1728#define BGE_LPMBX_GEN4_LO 0x5844 1729#define BGE_LPMBX_GEN5_HI 0x5848 1730#define BGE_LPMBX_GEN5_LO 0x584C 1731#define BGE_LPMBX_GEN6_HI 0x5850 1732#define BGE_LPMBX_GEN6_LO 0x5854 1733#define BGE_LPMBX_GEN7_HI 0x5858 1734#define BGE_LPMBX_GEN7_LO 0x585C 1735#define BGE_LPMBX_RELOAD_STATS_HI 0x5860 1736#define BGE_LPMBX_RELOAD_STATS_LO 0x5864 1737#define BGE_LPMBX_RX_STD_PROD_HI 0x5868 1738#define BGE_LPMBX_RX_STD_PROD_LO 0x586C 1739#define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 1740#define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 1741#define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 1742#define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 1743#define BGE_LPMBX_RX_CONS0_HI 0x5880 1744#define BGE_LPMBX_RX_CONS0_LO 0x5884 1745#define BGE_LPMBX_RX_CONS1_HI 0x5888 1746#define BGE_LPMBX_RX_CONS1_LO 0x588C 1747#define BGE_LPMBX_RX_CONS2_HI 0x5890 1748#define BGE_LPMBX_RX_CONS2_LO 0x5894 1749#define BGE_LPMBX_RX_CONS3_HI 0x5898 1750#define BGE_LPMBX_RX_CONS3_LO 0x589C 1751#define BGE_LPMBX_RX_CONS4_HI 0x58A0 1752#define BGE_LPMBX_RX_CONS4_LO 0x58A4 1753#define BGE_LPMBX_RX_CONS5_HI 0x58A8 1754#define BGE_LPMBX_RX_CONS5_LO 0x58AC 1755#define BGE_LPMBX_RX_CONS6_HI 0x58B0 1756#define BGE_LPMBX_RX_CONS6_LO 0x58B4 1757#define BGE_LPMBX_RX_CONS7_HI 0x58B8 1758#define BGE_LPMBX_RX_CONS7_LO 0x58BC 1759#define BGE_LPMBX_RX_CONS8_HI 0x58C0 1760#define BGE_LPMBX_RX_CONS8_LO 0x58C4 1761#define BGE_LPMBX_RX_CONS9_HI 0x58C8 1762#define BGE_LPMBX_RX_CONS9_LO 0x58CC 1763#define BGE_LPMBX_RX_CONS10_HI 0x58D0 1764#define BGE_LPMBX_RX_CONS10_LO 0x58D4 1765#define BGE_LPMBX_RX_CONS11_HI 0x58D8 1766#define BGE_LPMBX_RX_CONS11_LO 0x58DC 1767#define BGE_LPMBX_RX_CONS12_HI 0x58E0 1768#define BGE_LPMBX_RX_CONS12_LO 0x58E4 1769#define BGE_LPMBX_RX_CONS13_HI 0x58E8 1770#define BGE_LPMBX_RX_CONS13_LO 0x58EC 1771#define BGE_LPMBX_RX_CONS14_HI 0x58F0 1772#define BGE_LPMBX_RX_CONS14_LO 0x58F4 1773#define BGE_LPMBX_RX_CONS15_HI 0x58F8 1774#define BGE_LPMBX_RX_CONS15_LO 0x58FC 1775#define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 1776#define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 1777#define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 1778#define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 1779#define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 1780#define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 1781#define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 1782#define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 1783#define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 1784#define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 1785#define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 1786#define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 1787#define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 1788#define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 1789#define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 1790#define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 1791#define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 1792#define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 1793#define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 1794#define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 1795#define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 1796#define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 1797#define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 1798#define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 1799#define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 1800#define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 1801#define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 1802#define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 1803#define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 1804#define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 1805#define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 1806#define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 1807#define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 1808#define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 1809#define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 1810#define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 1811#define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 1812#define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 1813#define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 1814#define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 1815#define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 1816#define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 1817#define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 1818#define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 1819#define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 1820#define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 1821#define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 1822#define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 1823#define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 1824#define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 1825#define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 1826#define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 1827#define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 1828#define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 1829#define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 1830#define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 1831#define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 1832#define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 1833#define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 1834#define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 1835#define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 1836#define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 1837#define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 1838#define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 1839 1840/* 1841 * Flow throw Queue reset register 1842 */ 1843#define BGE_FTQ_RESET 0x5C00 1844 1845#define BGE_FTQRESET_DMAREAD 0x00000002 1846#define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 1847#define BGE_FTQRESET_DMADONE 0x00000010 1848#define BGE_FTQRESET_SBDC 0x00000020 1849#define BGE_FTQRESET_SDI 0x00000040 1850#define BGE_FTQRESET_WDMA 0x00000080 1851#define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 1852#define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 1853#define BGE_FTQRESET_SDC 0x00000400 1854#define BGE_FTQRESET_HCC 0x00000800 1855#define BGE_FTQRESET_TXFIFO 0x00001000 1856#define BGE_FTQRESET_MBC 0x00002000 1857#define BGE_FTQRESET_RBDC 0x00004000 1858#define BGE_FTQRESET_RXLP 0x00008000 1859#define BGE_FTQRESET_RDBDI 0x00010000 1860#define BGE_FTQRESET_RDC 0x00020000 1861#define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 1862 1863/* 1864 * Message Signaled Interrupt registers 1865 */ 1866#define BGE_MSI_MODE 0x6000 1867#define BGE_MSI_STATUS 0x6004 1868#define BGE_MSI_FIFOACCESS 0x6008 1869 1870/* MSI mode register */ 1871#define BGE_MSIMODE_RESET 0x00000001 1872#define BGE_MSIMODE_ENABLE 0x00000002 1873#define BGE_MSIMODE_ONE_SHOT_DISABLE 0x00000020 1874#define BGE_MSIMODE_MULTIVEC_ENABLE 0x00000080 1875 1876/* MSI status register */ 1877#define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 1878#define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1879#define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 1880#define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 1881#define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 1882 1883 1884/* 1885 * DMA Completion registers 1886 */ 1887#define BGE_DMAC_MODE 0x6400 1888 1889/* DMA Completion mode register */ 1890#define BGE_DMACMODE_RESET 0x00000001 1891#define BGE_DMACMODE_ENABLE 0x00000002 1892 1893 1894/* 1895 * General control registers. 1896 */ 1897#define BGE_MODE_CTL 0x6800 1898#define BGE_MISC_CFG 0x6804 1899#define BGE_MISC_LOCAL_CTL 0x6808 1900#define BGE_RX_CPU_EVENT 0x6810 1901#define BGE_TX_CPU_EVENT 0x6820 1902#define BGE_EE_ADDR 0x6838 1903#define BGE_EE_DATA 0x683C 1904#define BGE_EE_CTL 0x6840 1905#define BGE_MDI_CTL 0x6844 1906#define BGE_EE_DELAY 0x6848 1907#define BGE_FASTBOOT_PC 0x6894 1908 1909#define BGE_RX_CPU_DRV_EVENT 0x00004000 1910 1911/* 1912 * NVRAM Control registers 1913 */ 1914#define BGE_NVRAM_CMD 0x7000 1915#define BGE_NVRAM_STAT 0x7004 1916#define BGE_NVRAM_WRDATA 0x7008 1917#define BGE_NVRAM_ADDR 0x700c 1918#define BGE_NVRAM_RDDATA 0x7010 1919#define BGE_NVRAM_CFG1 0x7014 1920#define BGE_NVRAM_CFG2 0x7018 1921#define BGE_NVRAM_CFG3 0x701c 1922#define BGE_NVRAM_SWARB 0x7020 1923#define BGE_NVRAM_ACCESS 0x7024 1924#define BGE_NVRAM_WRITE1 0x7028 1925 1926#define BGE_NVRAMCMD_RESET 0x00000001 1927#define BGE_NVRAMCMD_DONE 0x00000008 1928#define BGE_NVRAMCMD_START 0x00000010 1929#define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 1930#define BGE_NVRAMCMD_ERASE 0x00000040 1931#define BGE_NVRAMCMD_FIRST 0x00000080 1932#define BGE_NVRAMCMD_LAST 0x00000100 1933 1934#define BGE_NVRAM_READCMD \ 1935 (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1936 BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 1937#define BGE_NVRAM_WRITECMD \ 1938 (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1939 BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 1940 1941#define BGE_NVRAMSWARB_SET0 0x00000001 1942#define BGE_NVRAMSWARB_SET1 0x00000002 1943#define BGE_NVRAMSWARB_SET2 0x00000003 1944#define BGE_NVRAMSWARB_SET3 0x00000004 1945#define BGE_NVRAMSWARB_CLR0 0x00000010 1946#define BGE_NVRAMSWARB_CLR1 0x00000020 1947#define BGE_NVRAMSWARB_CLR2 0x00000040 1948#define BGE_NVRAMSWARB_CLR3 0x00000080 1949#define BGE_NVRAMSWARB_GNT0 0x00000100 1950#define BGE_NVRAMSWARB_GNT1 0x00000200 1951#define BGE_NVRAMSWARB_GNT2 0x00000400 1952#define BGE_NVRAMSWARB_GNT3 0x00000800 1953#define BGE_NVRAMSWARB_REQ0 0x00001000 1954#define BGE_NVRAMSWARB_REQ1 0x00002000 1955#define BGE_NVRAMSWARB_REQ2 0x00004000 1956#define BGE_NVRAMSWARB_REQ3 0x00008000 1957 1958#define BGE_NVRAMACC_ENABLE 0x00000001 1959#define BGE_NVRAMACC_WRENABLE 0x00000002 1960 1961/* Mode control register */ 1962#define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 1963#define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 1964#define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 1965#define BGE_MODECTL_BYTESWAP_DATA 0x00000010 1966#define BGE_MODECTL_WORDSWAP_DATA 0x00000020 1967#define BGE_MODECTL_BYTESWAP_B2HRX_DATA 0x00000040 1968#define BGE_MODECTL_WORDSWAP_B2HRX_DATA 0x00000080 1969#define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 1970#define BGE_MODECTL_NO_RX_CRC 0x00000400 1971#define BGE_MODECTL_RX_BADFRAMES 0x00000800 1972#define BGE_MODECTL_NO_TX_INTR 0x00002000 1973#define BGE_MODECTL_NO_RX_INTR 0x00004000 1974#define BGE_MODECTL_FORCE_PCI32 0x00008000 1975#define BGE_MODECTL_B2HRX_ENABLE 0x00008000 1976#define BGE_MODECTL_STACKUP 0x00010000 1977#define BGE_MODECTL_HOST_SEND_BDS 0x00020000 1978#define BGE_MODECTL_HTX2B_ENABLE 0x00040000 1979#define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 1980#define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 1981#define BGE_MODECTL_TX_ATTN_INTR 0x01000000 1982#define BGE_MODECTL_RX_ATTN_INTR 0x02000000 1983#define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 1984#define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 1985#define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 1986#define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 1987#define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 1988 1989/* Misc. config register */ 1990#define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 1991#define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 1992#define BGE_MISCCFG_BOARD_ID 0x0001E000 1993#define BGE_MISCCFG_BOARD_ID_5788 0x00010000 1994#define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 1995#define BGE_MISCCFG_EPHY_IDDQ 0x00200000 1996#define BGE_MISCCFG_GPHY_PD_OVERRIDE 0x04000000 1997 1998#define BGE_32BITTIME_66MHZ (0x41 << 1) 1999 2000/* Misc. Local Control */ 2001#define BGE_MLC_INTR_STATE 0x00000001 2002#define BGE_MLC_INTR_CLR 0x00000002 2003#define BGE_MLC_INTR_SET 0x00000004 2004#define BGE_MLC_INTR_ONATTN 0x00000008 2005#define BGE_MLC_MISCIO_IN0 0x00000100 2006#define BGE_MLC_MISCIO_IN1 0x00000200 2007#define BGE_MLC_MISCIO_IN2 0x00000400 2008#define BGE_MLC_MISCIO_OUTEN0 0x00000800 2009#define BGE_MLC_MISCIO_OUTEN1 0x00001000 2010#define BGE_MLC_MISCIO_OUTEN2 0x00002000 2011#define BGE_MLC_MISCIO_OUT0 0x00004000 2012#define BGE_MLC_MISCIO_OUT1 0x00008000 2013#define BGE_MLC_MISCIO_OUT2 0x00010000 2014#define BGE_MLC_EXTRAM_ENB 0x00020000 2015#define BGE_MLC_SRAM_SIZE 0x001C0000 2016#define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 2017#define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 2018#define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 2019#define BGE_MLC_AUTO_EEPROM 0x01000000 2020 2021#define BGE_SSRAMSIZE_256KB 0x00000000 2022#define BGE_SSRAMSIZE_512KB 0x00040000 2023#define BGE_SSRAMSIZE_1MB 0x00080000 2024#define BGE_SSRAMSIZE_2MB 0x000C0000 2025#define BGE_SSRAMSIZE_4MB 0x00100000 2026#define BGE_SSRAMSIZE_8MB 0x00140000 2027#define BGE_SSRAMSIZE_16M 0x00180000 2028 2029/* EEPROM address register */ 2030#define BGE_EEADDR_ADDRESS 0x0000FFFC 2031#define BGE_EEADDR_HALFCLK 0x01FF0000 2032#define BGE_EEADDR_START 0x02000000 2033#define BGE_EEADDR_DEVID 0x1C000000 2034#define BGE_EEADDR_RESET 0x20000000 2035#define BGE_EEADDR_DONE 0x40000000 2036#define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 2037 2038#define BGE_EEDEVID(x) ((x & 7) << 26) 2039#define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 2040#define BGE_HALFCLK_384SCL 0x60 2041#define BGE_EE_READCMD \ 2042 (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2043 BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 2044#define BGE_EE_WRCMD \ 2045 (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 2046 BGE_EEADDR_START|BGE_EEADDR_DONE) 2047 2048/* EEPROM Control register */ 2049#define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 2050#define BGE_EECTL_CLKOUT 0x00000002 2051#define BGE_EECTL_CLKIN 0x00000004 2052#define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 2053#define BGE_EECTL_DATAOUT 0x00000010 2054#define BGE_EECTL_DATAIN 0x00000020 2055 2056/* MDI (MII/GMII) access register */ 2057#define BGE_MDI_DATA 0x00000001 2058#define BGE_MDI_DIR 0x00000002 2059#define BGE_MDI_SEL 0x00000004 2060#define BGE_MDI_CLK 0x00000008 2061 2062#define BGE_MEMWIN_START 0x00008000 2063#define BGE_MEMWIN_END 0x0000FFFF 2064 2065 2066#define BGE_MEMWIN_READ(sc, x, val) \ 2067 do { \ 2068 pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 2069 (0xFFFF0000 & x), 4); \ 2070 val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 2071 } while(0) 2072 2073#define BGE_MEMWIN_WRITE(sc, x, val) \ 2074 do { \ 2075 pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 2076 (0xFFFF0000 & x), 4); \ 2077 CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 2078 } while(0) 2079 2080/* 2081 * This magic number is written to the firmware mailbox at 0xb50 2082 * before a software reset is issued. After the internal firmware 2083 * has completed its initialization it will write the opposite of 2084 * this value, ~BGE_SRAM_FW_MB_MAGIC, to the same location, 2085 * allowing the driver to synchronize with the firmware. 2086 */ 2087#define BGE_SRAM_FW_MB_MAGIC 0x4B657654 2088 2089typedef struct { 2090 uint32_t bge_addr_hi; 2091 uint32_t bge_addr_lo; 2092} bge_hostaddr; 2093 2094#define BGE_HOSTADDR(x, y) \ 2095 do { \ 2096 (x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff); \ 2097 (x).bge_addr_hi = ((uint64_t) (y) >> 32); \ 2098 } while(0) 2099 2100#define BGE_ADDR_LO(y) \ 2101 ((uint64_t) (y) & 0xFFFFFFFF) 2102#define BGE_ADDR_HI(y) \ 2103 ((uint64_t) (y) >> 32) 2104 2105/* Ring control block structure */ 2106struct bge_rcb { 2107 bge_hostaddr bge_hostaddr; 2108 uint32_t bge_maxlen_flags; 2109 uint32_t bge_nicaddr; 2110}; 2111 2112#define RCB_WRITE_4(sc, rcb, offset, val) \ 2113 bus_write_4(sc->bge_res, rcb + offsetof(struct bge_rcb, offset), val) 2114#define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 2115 2116#define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 2117#define BGE_RCB_FLAG_RING_DISABLED 0x0002 2118 2119struct bge_tx_bd { 2120 bge_hostaddr bge_addr; 2121#if BYTE_ORDER == LITTLE_ENDIAN 2122 uint16_t bge_flags; 2123 uint16_t bge_len; 2124 uint16_t bge_vlan_tag; 2125 uint16_t bge_mss; 2126#else 2127 uint16_t bge_len; 2128 uint16_t bge_flags; 2129 uint16_t bge_mss; 2130 uint16_t bge_vlan_tag; 2131#endif 2132}; 2133 2134#define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 2135#define BGE_TXBDFLAG_IP_CSUM 0x0002 2136#define BGE_TXBDFLAG_END 0x0004 2137#define BGE_TXBDFLAG_IP_FRAG 0x0008 2138#define BGE_TXBDFLAG_JUMBO_FRAME 0x0008 /* 5717 */ 2139#define BGE_TXBDFLAG_IP_FRAG_END 0x0010 2140#define BGE_TXBDFLAG_HDRLEN_BIT2 0x0010 /* 5717 */ 2141#define BGE_TXBDFLAG_SNAP 0x0020 /* 5717 */ 2142#define BGE_TXBDFLAG_VLAN_TAG 0x0040 2143#define BGE_TXBDFLAG_COAL_NOW 0x0080 2144#define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 2145#define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 2146#define BGE_TXBDFLAG_HDRLEN_BIT3 0x0400 /* 5717 */ 2147#define BGE_TXBDFLAG_HDRLEN_BIT4 0x0800 /* 5717 */ 2148#define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 2149#define BGE_TXBDFLAG_HDRLEN_BIT5 0x1000 /* 5717 */ 2150#define BGE_TXBDFLAG_HDRLEN_BIT6 0x2000 /* 5717 */ 2151#define BGE_TXBDFLAG_HDRLEN_BIT7 0x4000 /* 5717 */ 2152#define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 2153#define BGE_TXBDFLAG_NO_CRC 0x8000 2154 2155#define BGE_TXBDFLAG_MSS_SIZE_MASK 0x3FFF /* 5717 */ 2156/* Bits [1:0] of the MSS header length. */ 2157#define BGE_TXBDFLAG_MSS_HDRLEN_MASK 0xC000 /* 5717 */ 2158 2159#define BGE_NIC_TXRING_ADDR(ringno, size) \ 2160 BGE_SEND_RING_1_TO_4 + \ 2161 ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 2162 2163struct bge_rx_bd { 2164 bge_hostaddr bge_addr; 2165#if BYTE_ORDER == LITTLE_ENDIAN 2166 uint16_t bge_len; 2167 uint16_t bge_idx; 2168 uint16_t bge_flags; 2169 uint16_t bge_type; 2170 uint16_t bge_tcp_udp_csum; 2171 uint16_t bge_ip_csum; 2172 uint16_t bge_vlan_tag; 2173 uint16_t bge_error_flag; 2174#else 2175 uint16_t bge_idx; 2176 uint16_t bge_len; 2177 uint16_t bge_type; 2178 uint16_t bge_flags; 2179 uint16_t bge_ip_csum; 2180 uint16_t bge_tcp_udp_csum; 2181 uint16_t bge_error_flag; 2182 uint16_t bge_vlan_tag; 2183#endif 2184 uint32_t bge_rsvd; 2185 uint32_t bge_opaque; 2186}; 2187 2188struct bge_extrx_bd { 2189 bge_hostaddr bge_addr1; 2190 bge_hostaddr bge_addr2; 2191 bge_hostaddr bge_addr3; 2192#if BYTE_ORDER == LITTLE_ENDIAN 2193 uint16_t bge_len2; 2194 uint16_t bge_len1; 2195 uint16_t bge_rsvd1; 2196 uint16_t bge_len3; 2197#else 2198 uint16_t bge_len1; 2199 uint16_t bge_len2; 2200 uint16_t bge_len3; 2201 uint16_t bge_rsvd1; 2202#endif 2203 bge_hostaddr bge_addr0; 2204#if BYTE_ORDER == LITTLE_ENDIAN 2205 uint16_t bge_len0; 2206 uint16_t bge_idx; 2207 uint16_t bge_flags; 2208 uint16_t bge_type; 2209 uint16_t bge_tcp_udp_csum; 2210 uint16_t bge_ip_csum; 2211 uint16_t bge_vlan_tag; 2212 uint16_t bge_error_flag; 2213#else 2214 uint16_t bge_idx; 2215 uint16_t bge_len0; 2216 uint16_t bge_type; 2217 uint16_t bge_flags; 2218 uint16_t bge_ip_csum; 2219 uint16_t bge_tcp_udp_csum; 2220 uint16_t bge_error_flag; 2221 uint16_t bge_vlan_tag; 2222#endif 2223 uint32_t bge_rsvd0; 2224 uint32_t bge_opaque; 2225}; 2226 2227#define BGE_RXBDFLAG_END 0x0004 2228#define BGE_RXBDFLAG_JUMBO_RING 0x0020 2229#define BGE_RXBDFLAG_VLAN_TAG 0x0040 2230#define BGE_RXBDFLAG_ERROR 0x0400 2231#define BGE_RXBDFLAG_MINI_RING 0x0800 2232#define BGE_RXBDFLAG_IP_CSUM 0x1000 2233#define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 2234#define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 2235#define BGE_RXBDFLAG_IPV6 0x8000 2236 2237#define BGE_RXERRFLAG_BAD_CRC 0x0001 2238#define BGE_RXERRFLAG_COLL_DETECT 0x0002 2239#define BGE_RXERRFLAG_LINK_LOST 0x0004 2240#define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 2241#define BGE_RXERRFLAG_MAC_ABORT 0x0010 2242#define BGE_RXERRFLAG_RUNT 0x0020 2243#define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 2244#define BGE_RXERRFLAG_GIANT 0x0080 2245#define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 2246 2247struct bge_sts_idx { 2248#if BYTE_ORDER == LITTLE_ENDIAN 2249 uint16_t bge_rx_prod_idx; 2250 uint16_t bge_tx_cons_idx; 2251#else 2252 uint16_t bge_tx_cons_idx; 2253 uint16_t bge_rx_prod_idx; 2254#endif 2255}; 2256 2257struct bge_status_block { 2258 uint32_t bge_status; 2259 uint32_t bge_status_tag; 2260#if BYTE_ORDER == LITTLE_ENDIAN 2261 uint16_t bge_rx_jumbo_cons_idx; 2262 uint16_t bge_rx_std_cons_idx; 2263 uint16_t bge_rx_mini_cons_idx; 2264 uint16_t bge_rsvd1; 2265#else 2266 uint16_t bge_rx_std_cons_idx; 2267 uint16_t bge_rx_jumbo_cons_idx; 2268 uint16_t bge_rsvd1; 2269 uint16_t bge_rx_mini_cons_idx; 2270#endif 2271 struct bge_sts_idx bge_idx[16]; 2272}; 2273 2274#define BGE_STATFLAG_UPDATED 0x00000001 2275#define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 2276#define BGE_STATFLAG_ERROR 0x00000004 2277 2278 2279/* 2280 * Broadcom Vendor ID 2281 * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 2282 * even though they're now manufactured by Broadcom) 2283 */ 2284#define BCOM_VENDORID 0x14E4 2285#define BCOM_DEVICEID_BCM5700 0x1644 2286#define BCOM_DEVICEID_BCM5701 0x1645 2287#define BCOM_DEVICEID_BCM5702 0x1646 2288#define BCOM_DEVICEID_BCM5702X 0x16A6 2289#define BCOM_DEVICEID_BCM5702_ALT 0x16C6 2290#define BCOM_DEVICEID_BCM5703 0x1647 2291#define BCOM_DEVICEID_BCM5703X 0x16A7 2292#define BCOM_DEVICEID_BCM5703_ALT 0x16C7 2293#define BCOM_DEVICEID_BCM5704C 0x1648 2294#define BCOM_DEVICEID_BCM5704S 0x16A8 2295#define BCOM_DEVICEID_BCM5704S_ALT 0x1649 2296#define BCOM_DEVICEID_BCM5705 0x1653 2297#define BCOM_DEVICEID_BCM5705K 0x1654 2298#define BCOM_DEVICEID_BCM5705F 0x166E 2299#define BCOM_DEVICEID_BCM5705M 0x165D 2300#define BCOM_DEVICEID_BCM5705M_ALT 0x165E 2301#define BCOM_DEVICEID_BCM5714C 0x1668 2302#define BCOM_DEVICEID_BCM5714S 0x1669 2303#define BCOM_DEVICEID_BCM5715 0x1678 2304#define BCOM_DEVICEID_BCM5715S 0x1679 2305#define BCOM_DEVICEID_BCM5717 0x1655 2306#define BCOM_DEVICEID_BCM5718 0x1656 2307#define BCOM_DEVICEID_BCM5719 0x1657 2308#define BCOM_DEVICEID_BCM5720_PP 0x1658 /* Not released to public. */ 2309#define BCOM_DEVICEID_BCM5720 0x165F 2310#define BCOM_DEVICEID_BCM5721 0x1659 2311#define BCOM_DEVICEID_BCM5722 0x165A 2312#define BCOM_DEVICEID_BCM5723 0x165B 2313#define BCOM_DEVICEID_BCM5750 0x1676 2314#define BCOM_DEVICEID_BCM5750M 0x167C 2315#define BCOM_DEVICEID_BCM5751 0x1677 2316#define BCOM_DEVICEID_BCM5751F 0x167E 2317#define BCOM_DEVICEID_BCM5751M 0x167D 2318#define BCOM_DEVICEID_BCM5752 0x1600 2319#define BCOM_DEVICEID_BCM5752M 0x1601 2320#define BCOM_DEVICEID_BCM5753 0x16F7 2321#define BCOM_DEVICEID_BCM5753F 0x16FE 2322#define BCOM_DEVICEID_BCM5753M 0x16FD 2323#define BCOM_DEVICEID_BCM5754 0x167A 2324#define BCOM_DEVICEID_BCM5754M 0x1672 2325#define BCOM_DEVICEID_BCM5755 0x167B 2326#define BCOM_DEVICEID_BCM5755M 0x1673 2327#define BCOM_DEVICEID_BCM5756 0x1674 2328#define BCOM_DEVICEID_BCM5761 0x1681 2329#define BCOM_DEVICEID_BCM5761E 0x1680 2330#define BCOM_DEVICEID_BCM5761S 0x1688 2331#define BCOM_DEVICEID_BCM5761SE 0x1689 2332#define BCOM_DEVICEID_BCM5764 0x1684 2333#define BCOM_DEVICEID_BCM5780 0x166A 2334#define BCOM_DEVICEID_BCM5780S 0x166B 2335#define BCOM_DEVICEID_BCM5781 0x16DD 2336#define BCOM_DEVICEID_BCM5782 0x1696 2337#define BCOM_DEVICEID_BCM5784 0x1698 2338#define BCOM_DEVICEID_BCM5785F 0x16a0 2339#define BCOM_DEVICEID_BCM5785G 0x1699 2340#define BCOM_DEVICEID_BCM5786 0x169A 2341#define BCOM_DEVICEID_BCM5787 0x169B 2342#define BCOM_DEVICEID_BCM5787M 0x1693 2343#define BCOM_DEVICEID_BCM5787F 0x167f 2344#define BCOM_DEVICEID_BCM5788 0x169C 2345#define BCOM_DEVICEID_BCM5789 0x169D 2346#define BCOM_DEVICEID_BCM5901 0x170D 2347#define BCOM_DEVICEID_BCM5901A2 0x170E 2348#define BCOM_DEVICEID_BCM5903M 0x16FF 2349#define BCOM_DEVICEID_BCM5906 0x1712 2350#define BCOM_DEVICEID_BCM5906M 0x1713 2351#define BCOM_DEVICEID_BCM57760 0x1690 2352#define BCOM_DEVICEID_BCM57761 0x16B0 2353#define BCOM_DEVICEID_BCM57765 0x16B4 2354#define BCOM_DEVICEID_BCM57780 0x1692 2355#define BCOM_DEVICEID_BCM57781 0x16B1 2356#define BCOM_DEVICEID_BCM57785 0x16B5 2357#define BCOM_DEVICEID_BCM57788 0x1691 2358#define BCOM_DEVICEID_BCM57790 0x1694 2359#define BCOM_DEVICEID_BCM57791 0x16B2 2360#define BCOM_DEVICEID_BCM57795 0x16B6 2361 2362/* 2363 * Alteon AceNIC PCI vendor/device ID. 2364 */ 2365#define ALTEON_VENDORID 0x12AE 2366#define ALTEON_DEVICEID_ACENIC 0x0001 2367#define ALTEON_DEVICEID_ACENIC_COPPER 0x0002 2368#define ALTEON_DEVICEID_BCM5700 0x0003 2369#define ALTEON_DEVICEID_BCM5701 0x0004 2370 2371/* 2372 * 3Com 3c996 PCI vendor/device ID. 2373 */ 2374#define TC_VENDORID 0x10B7 2375#define TC_DEVICEID_3C996 0x0003 2376 2377/* 2378 * SysKonnect PCI vendor ID 2379 */ 2380#define SK_VENDORID 0x1148 2381#define SK_DEVICEID_ALTIMA 0x4400 2382#define SK_SUBSYSID_9D21 0x4421 2383#define SK_SUBSYSID_9D41 0x4441 2384 2385/* 2386 * Altima PCI vendor/device ID. 2387 */ 2388#define ALTIMA_VENDORID 0x173b 2389#define ALTIMA_DEVICE_AC1000 0x03e8 2390#define ALTIMA_DEVICE_AC1002 0x03e9 2391#define ALTIMA_DEVICE_AC9100 0x03ea 2392 2393/* 2394 * Dell PCI vendor ID 2395 */ 2396 2397#define DELL_VENDORID 0x1028 2398 2399/* 2400 * Apple PCI vendor ID. 2401 */ 2402#define APPLE_VENDORID 0x106b 2403#define APPLE_DEVICE_BCM5701 0x1645 2404 2405/* 2406 * Sun PCI vendor ID 2407 */ 2408#define SUN_VENDORID 0x108e 2409 2410/* 2411 * Fujitsu vendor/device IDs 2412 */ 2413#define FJTSU_VENDORID 0x10cf 2414#define FJTSU_DEVICEID_PW008GE5 0x11a1 2415#define FJTSU_DEVICEID_PW008GE4 0x11a2 2416#define FJTSU_DEVICEID_PP250450 0x11cc /* PRIMEPOWER250/450 LAN */ 2417 2418/* 2419 * Offset of MAC address inside EEPROM. 2420 */ 2421#define BGE_EE_MAC_OFFSET 0x7C 2422#define BGE_EE_MAC_OFFSET_5906 0x10 2423#define BGE_EE_HWCFG_OFFSET 0xC8 2424 2425#define BGE_HWCFG_VOLTAGE 0x00000003 2426#define BGE_HWCFG_PHYLED_MODE 0x0000000C 2427#define BGE_HWCFG_MEDIA 0x00000030 2428#define BGE_HWCFG_ASF 0x00000080 2429 2430#define BGE_VOLTAGE_1POINT3 0x00000000 2431#define BGE_VOLTAGE_1POINT8 0x00000001 2432 2433#define BGE_PHYLEDMODE_UNSPEC 0x00000000 2434#define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2435#define BGE_PHYLEDMODE_SINGLELED 0x00000008 2436 2437#define BGE_MEDIA_UNSPEC 0x00000000 2438#define BGE_MEDIA_COPPER 0x00000010 2439#define BGE_MEDIA_FIBER 0x00000020 2440 2441#define BGE_TICKS_PER_SEC 1000000 2442 2443/* 2444 * Ring size constants. 2445 */ 2446#define BGE_EVENT_RING_CNT 256 2447#define BGE_CMD_RING_CNT 64 2448#define BGE_STD_RX_RING_CNT 512 2449#define BGE_JUMBO_RX_RING_CNT 256 2450#define BGE_MINI_RX_RING_CNT 1024 2451#define BGE_RETURN_RING_CNT 1024 2452 2453/* 5705 has smaller return ring size */ 2454 2455#define BGE_RETURN_RING_CNT_5705 512 2456 2457/* 2458 * Possible TX ring sizes. 2459 */ 2460#define BGE_TX_RING_CNT_128 128 2461#define BGE_TX_RING_BASE_128 0x3800 2462 2463#define BGE_TX_RING_CNT_256 256 2464#define BGE_TX_RING_BASE_256 0x3000 2465 2466#define BGE_TX_RING_CNT_512 512 2467#define BGE_TX_RING_BASE_512 0x2000 2468 2469#define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 2470#define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 2471 2472/* 2473 * Tigon III statistics counters. 2474 */ 2475/* Statistics maintained MAC Receive block. */ 2476struct bge_rx_mac_stats { 2477 bge_hostaddr ifHCInOctets; 2478 bge_hostaddr Reserved1; 2479 bge_hostaddr etherStatsFragments; 2480 bge_hostaddr ifHCInUcastPkts; 2481 bge_hostaddr ifHCInMulticastPkts; 2482 bge_hostaddr ifHCInBroadcastPkts; 2483 bge_hostaddr dot3StatsFCSErrors; 2484 bge_hostaddr dot3StatsAlignmentErrors; 2485 bge_hostaddr xonPauseFramesReceived; 2486 bge_hostaddr xoffPauseFramesReceived; 2487 bge_hostaddr macControlFramesReceived; 2488 bge_hostaddr xoffStateEntered; 2489 bge_hostaddr dot3StatsFramesTooLong; 2490 bge_hostaddr etherStatsJabbers; 2491 bge_hostaddr etherStatsUndersizePkts; 2492 bge_hostaddr inRangeLengthError; 2493 bge_hostaddr outRangeLengthError; 2494 bge_hostaddr etherStatsPkts64Octets; 2495 bge_hostaddr etherStatsPkts65Octetsto127Octets; 2496 bge_hostaddr etherStatsPkts128Octetsto255Octets; 2497 bge_hostaddr etherStatsPkts256Octetsto511Octets; 2498 bge_hostaddr etherStatsPkts512Octetsto1023Octets; 2499 bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 2500 bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 2501 bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 2502 bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 2503 bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 2504}; 2505 2506 2507/* Statistics maintained MAC Transmit block. */ 2508struct bge_tx_mac_stats { 2509 bge_hostaddr ifHCOutOctets; 2510 bge_hostaddr Reserved2; 2511 bge_hostaddr etherStatsCollisions; 2512 bge_hostaddr outXonSent; 2513 bge_hostaddr outXoffSent; 2514 bge_hostaddr flowControlDone; 2515 bge_hostaddr dot3StatsInternalMacTransmitErrors; 2516 bge_hostaddr dot3StatsSingleCollisionFrames; 2517 bge_hostaddr dot3StatsMultipleCollisionFrames; 2518 bge_hostaddr dot3StatsDeferredTransmissions; 2519 bge_hostaddr Reserved3; 2520 bge_hostaddr dot3StatsExcessiveCollisions; 2521 bge_hostaddr dot3StatsLateCollisions; 2522 bge_hostaddr dot3Collided2Times; 2523 bge_hostaddr dot3Collided3Times; 2524 bge_hostaddr dot3Collided4Times; 2525 bge_hostaddr dot3Collided5Times; 2526 bge_hostaddr dot3Collided6Times; 2527 bge_hostaddr dot3Collided7Times; 2528 bge_hostaddr dot3Collided8Times; 2529 bge_hostaddr dot3Collided9Times; 2530 bge_hostaddr dot3Collided10Times; 2531 bge_hostaddr dot3Collided11Times; 2532 bge_hostaddr dot3Collided12Times; 2533 bge_hostaddr dot3Collided13Times; 2534 bge_hostaddr dot3Collided14Times; 2535 bge_hostaddr dot3Collided15Times; 2536 bge_hostaddr ifHCOutUcastPkts; 2537 bge_hostaddr ifHCOutMulticastPkts; 2538 bge_hostaddr ifHCOutBroadcastPkts; 2539 bge_hostaddr dot3StatsCarrierSenseErrors; 2540 bge_hostaddr ifOutDiscards; 2541 bge_hostaddr ifOutErrors; 2542}; 2543 2544/* Stats counters access through registers */ 2545struct bge_mac_stats { 2546 /* TX MAC statistics */ 2547 uint64_t ifHCOutOctets; 2548 uint64_t Reserved0; 2549 uint64_t etherStatsCollisions; 2550 uint64_t outXonSent; 2551 uint64_t outXoffSent; 2552 uint64_t Reserved1; 2553 uint64_t dot3StatsInternalMacTransmitErrors; 2554 uint64_t dot3StatsSingleCollisionFrames; 2555 uint64_t dot3StatsMultipleCollisionFrames; 2556 uint64_t dot3StatsDeferredTransmissions; 2557 uint64_t Reserved2; 2558 uint64_t dot3StatsExcessiveCollisions; 2559 uint64_t dot3StatsLateCollisions; 2560 uint64_t Reserved3[14]; 2561 uint64_t ifHCOutUcastPkts; 2562 uint64_t ifHCOutMulticastPkts; 2563 uint64_t ifHCOutBroadcastPkts; 2564 uint64_t Reserved4[2]; 2565 /* RX MAC statistics */ 2566 uint64_t ifHCInOctets; 2567 uint64_t Reserved5; 2568 uint64_t etherStatsFragments; 2569 uint64_t ifHCInUcastPkts; 2570 uint64_t ifHCInMulticastPkts; 2571 uint64_t ifHCInBroadcastPkts; 2572 uint64_t dot3StatsFCSErrors; 2573 uint64_t dot3StatsAlignmentErrors; 2574 uint64_t xonPauseFramesReceived; 2575 uint64_t xoffPauseFramesReceived; 2576 uint64_t macControlFramesReceived; 2577 uint64_t xoffStateEntered; 2578 uint64_t dot3StatsFramesTooLong; 2579 uint64_t etherStatsJabbers; 2580 uint64_t etherStatsUndersizePkts; 2581 /* Receive List Placement control */ 2582 uint64_t FramesDroppedDueToFilters; 2583 uint64_t DmaWriteQueueFull; 2584 uint64_t DmaWriteHighPriQueueFull; 2585 uint64_t NoMoreRxBDs; 2586 uint64_t InputDiscards; 2587 uint64_t InputErrors; 2588 uint64_t RecvThresholdHit; 2589}; 2590 2591struct bge_stats { 2592 uint8_t Reserved0[256]; 2593 2594 /* Statistics maintained by Receive MAC. */ 2595 struct bge_rx_mac_stats rxstats; 2596 2597 bge_hostaddr Unused1[37]; 2598 2599 /* Statistics maintained by Transmit MAC. */ 2600 struct bge_tx_mac_stats txstats; 2601 2602 bge_hostaddr Unused2[31]; 2603 2604 /* Statistics maintained by Receive List Placement. */ 2605 bge_hostaddr COSIfHCInPkts[16]; 2606 bge_hostaddr COSFramesDroppedDueToFilters; 2607 bge_hostaddr nicDmaWriteQueueFull; 2608 bge_hostaddr nicDmaWriteHighPriQueueFull; 2609 bge_hostaddr nicNoMoreRxBDs; 2610 bge_hostaddr ifInDiscards; 2611 bge_hostaddr ifInErrors; 2612 bge_hostaddr nicRecvThresholdHit; 2613 2614 bge_hostaddr Unused3[9]; 2615 2616 /* Statistics maintained by Send Data Initiator. */ 2617 bge_hostaddr COSIfHCOutPkts[16]; 2618 bge_hostaddr nicDmaReadQueueFull; 2619 bge_hostaddr nicDmaReadHighPriQueueFull; 2620 bge_hostaddr nicSendDataCompQueueFull; 2621 2622 /* Statistics maintained by Host Coalescing. */ 2623 bge_hostaddr nicRingSetSendProdIndex; 2624 bge_hostaddr nicRingStatusUpdate; 2625 bge_hostaddr nicInterrupts; 2626 bge_hostaddr nicAvoidedInterrupts; 2627 bge_hostaddr nicSendThresholdHit; 2628 2629 uint8_t Reserved4[320]; 2630}; 2631 2632/* 2633 * Tigon general information block. This resides in host memory 2634 * and contains the status counters, ring control blocks and 2635 * producer pointers. 2636 */ 2637 2638struct bge_gib { 2639 struct bge_stats bge_stats; 2640 struct bge_rcb bge_tx_rcb[16]; 2641 struct bge_rcb bge_std_rx_rcb; 2642 struct bge_rcb bge_jumbo_rx_rcb; 2643 struct bge_rcb bge_mini_rx_rcb; 2644 struct bge_rcb bge_return_rcb; 2645}; 2646 2647#define BGE_FRAMELEN 1518 2648#define BGE_MAX_FRAMELEN 1536 2649#define BGE_JUMBO_FRAMELEN 9018 2650#define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 2651#define BGE_MIN_FRAMELEN 60 2652 2653/* 2654 * Other utility macros. 2655 */ 2656#define BGE_INC(x, y) (x) = (x + 1) % y 2657 2658/* 2659 * Register access macros. The Tigon always uses memory mapped register 2660 * accesses and all registers must be accessed with 32 bit operations. 2661 */ 2662 2663#define CSR_WRITE_4(sc, reg, val) \ 2664 bus_write_4(sc->bge_res, reg, val) 2665 2666#define CSR_READ_4(sc, reg) \ 2667 bus_read_4(sc->bge_res, reg) 2668 2669#define BGE_SETBIT(sc, reg, x) \ 2670 CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x))) 2671#define BGE_CLRBIT(sc, reg, x) \ 2672 CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x))) 2673 2674#define PCI_SETBIT(dev, reg, x, s) \ 2675 pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s) 2676#define PCI_CLRBIT(dev, reg, x, s) \ 2677 pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s) 2678 2679/* 2680 * Memory management stuff. 2681 */ 2682 2683#define BGE_NSEG_JUMBO 4 2684#define BGE_NSEG_NEW 32 2685#define BGE_TSOSEG_SZ 4096 2686 2687/* Maximum DMA address for controllers that have 40bit DMA address bug. */ 2688#if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF) 2689#define BGE_DMA_MAXADDR BUS_SPACE_MAXADDR 2690#else 2691#define BGE_DMA_MAXADDR 0xFFFFFFFFFF 2692#endif 2693 2694/* 2695 * Ring structures. Most of these reside in host memory and we tell 2696 * the NIC where they are via the ring control blocks. The exceptions 2697 * are the tx and command rings, which live in NIC memory and which 2698 * we access via the shared memory window. 2699 */ 2700 2701struct bge_ring_data { 2702 struct bge_rx_bd *bge_rx_std_ring; 2703 bus_addr_t bge_rx_std_ring_paddr; 2704 struct bge_extrx_bd *bge_rx_jumbo_ring; 2705 bus_addr_t bge_rx_jumbo_ring_paddr; 2706 struct bge_rx_bd *bge_rx_return_ring; 2707 bus_addr_t bge_rx_return_ring_paddr; 2708 struct bge_tx_bd *bge_tx_ring; 2709 bus_addr_t bge_tx_ring_paddr; 2710 struct bge_status_block *bge_status_block; 2711 bus_addr_t bge_status_block_paddr; 2712 struct bge_stats *bge_stats; 2713 bus_addr_t bge_stats_paddr; 2714 struct bge_gib bge_info; 2715}; 2716 2717#define BGE_STD_RX_RING_SZ \ 2718 (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT) 2719#define BGE_JUMBO_RX_RING_SZ \ 2720 (sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT) 2721#define BGE_TX_RING_SZ \ 2722 (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT) 2723#define BGE_RX_RTN_RING_SZ(x) \ 2724 (sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt) 2725 2726#define BGE_STATUS_BLK_SZ sizeof (struct bge_status_block) 2727 2728#define BGE_STATS_SZ sizeof (struct bge_stats) 2729 2730/* 2731 * Mbuf pointers. We need these to keep track of the virtual addresses 2732 * of our mbuf chains since we can only convert from physical to virtual, 2733 * not the other way around. 2734 */ 2735struct bge_chain_data { 2736 bus_dma_tag_t bge_parent_tag; 2737 bus_dma_tag_t bge_buffer_tag; 2738 bus_dma_tag_t bge_rx_std_ring_tag; 2739 bus_dma_tag_t bge_rx_jumbo_ring_tag; 2740 bus_dma_tag_t bge_rx_return_ring_tag; 2741 bus_dma_tag_t bge_tx_ring_tag; 2742 bus_dma_tag_t bge_status_tag; 2743 bus_dma_tag_t bge_stats_tag; 2744 bus_dma_tag_t bge_rx_mtag; /* Rx mbuf mapping tag */ 2745 bus_dma_tag_t bge_tx_mtag; /* Tx mbuf mapping tag */ 2746 bus_dma_tag_t bge_mtag_jumbo; /* Jumbo mbuf mapping tag */ 2747 bus_dmamap_t bge_tx_dmamap[BGE_TX_RING_CNT]; 2748 bus_dmamap_t bge_rx_std_sparemap; 2749 bus_dmamap_t bge_rx_std_dmamap[BGE_STD_RX_RING_CNT]; 2750 bus_dmamap_t bge_rx_jumbo_sparemap; 2751 bus_dmamap_t bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT]; 2752 bus_dmamap_t bge_rx_std_ring_map; 2753 bus_dmamap_t bge_rx_jumbo_ring_map; 2754 bus_dmamap_t bge_tx_ring_map; 2755 bus_dmamap_t bge_rx_return_ring_map; 2756 bus_dmamap_t bge_status_map; 2757 bus_dmamap_t bge_stats_map; 2758 struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 2759 struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 2760 struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 2761 int bge_rx_std_seglen[BGE_STD_RX_RING_CNT]; 2762 int bge_rx_jumbo_seglen[BGE_JUMBO_RX_RING_CNT][4]; 2763}; 2764 2765struct bge_dmamap_arg { 2766 bus_addr_t bge_busaddr; 2767}; 2768 2769#define BGE_HWREV_TIGON 0x01 2770#define BGE_HWREV_TIGON_II 0x02 2771#define BGE_TIMEOUT 100000 2772#define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 2773 2774struct bge_bcom_hack { 2775 int reg; 2776 int val; 2777}; 2778 2779#define ASF_ENABLE 1 2780#define ASF_NEW_HANDSHAKE 2 2781#define ASF_STACKUP 4 2782 2783struct bge_softc { 2784 struct ifnet *bge_ifp; /* interface info */ 2785 device_t bge_dev; 2786 struct mtx bge_mtx; 2787 device_t bge_miibus; 2788 void *bge_intrhand; 2789 struct resource *bge_irq; 2790 struct resource *bge_res; 2791 struct ifmedia bge_ifmedia; /* TBI media info */ 2792 int bge_expcap; 2793 int bge_msicap; 2794 int bge_pcixcap; 2795 uint32_t bge_flags; 2796#define BGE_FLAG_TBI 0x00000001 2797#define BGE_FLAG_JUMBO 0x00000002 2798#define BGE_FLAG_JUMBO_STD 0x00000004 2799#define BGE_FLAG_EADDR 0x00000008 2800#define BGE_FLAG_MII_SERDES 0x00000010 2801#define BGE_FLAG_CPMU_PRESENT 0x00000020 2802#define BGE_FLAG_TAGGED_STATUS 0x00000040 2803#define BGE_FLAG_MSI 0x00000100 2804#define BGE_FLAG_PCIX 0x00000200 2805#define BGE_FLAG_PCIE 0x00000400 2806#define BGE_FLAG_TSO 0x00000800 2807#define BGE_FLAG_TSO3 0x00001000 2808#define BGE_FLAG_JUMBO_FRAME 0x00002000 2809#define BGE_FLAG_5700_FAMILY 0x00010000 2810#define BGE_FLAG_5705_PLUS 0x00020000 2811#define BGE_FLAG_5714_FAMILY 0x00040000 2812#define BGE_FLAG_575X_PLUS 0x00080000 2813#define BGE_FLAG_5755_PLUS 0x00100000 2814#define BGE_FLAG_5788 0x00200000 2815#define BGE_FLAG_5717_PLUS 0x00400000 2816#define BGE_FLAG_40BIT_BUG 0x01000000 2817#define BGE_FLAG_4G_BNDRY_BUG 0x02000000 2818#define BGE_FLAG_RX_ALIGNBUG 0x04000000 2819#define BGE_FLAG_SHORT_DMA_BUG 0x08000000 2820#define BGE_FLAG_4K_RDMA_BUG 0x10000000
|