if_rlreg.h (257608) | if_rlreg.h (257610) |
---|---|
1/*- 2 * Copyright (c) 1997, 1998-2003 3 * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright --- 15 unchanged lines hidden (view full) --- 24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30 * THE POSSIBILITY OF SUCH DAMAGE. 31 * | 1/*- 2 * Copyright (c) 1997, 1998-2003 3 * Bill Paul <wpaul@ctr.columbia.edu>. All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright --- 15 unchanged lines hidden (view full) --- 24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 30 * THE POSSIBILITY OF SUCH DAMAGE. 31 * |
32 * $FreeBSD: stable/10/sys/pci/if_rlreg.h 257608 2013-11-04 05:43:32Z yongari $ | 32 * $FreeBSD: stable/10/sys/pci/if_rlreg.h 257610 2013-11-04 05:48:12Z yongari $ |
33 */ 34 35/* 36 * RealTek 8129/8139 register offsets 37 */ 38#define RL_IDR0 0x0000 /* ID register 0 (station addr) */ 39#define RL_IDR1 0x0001 /* Must use 32-bit accesses (?) */ 40#define RL_IDR2 0x0002 --- 143 unchanged lines hidden (view full) --- 184#define RL_HWREV_8168B_SPIN2 0x38000000 185#define RL_HWREV_8168B_SPIN3 0x38400000 186#define RL_HWREV_8168C 0x3C000000 187#define RL_HWREV_8168C_SPIN2 0x3C400000 188#define RL_HWREV_8168CP 0x3C800000 189#define RL_HWREV_8105E 0x40800000 190#define RL_HWREV_8105E_SPIN1 0x40C00000 191#define RL_HWREV_8402 0x44000000 | 33 */ 34 35/* 36 * RealTek 8129/8139 register offsets 37 */ 38#define RL_IDR0 0x0000 /* ID register 0 (station addr) */ 39#define RL_IDR1 0x0001 /* Must use 32-bit accesses (?) */ 40#define RL_IDR2 0x0002 --- 143 unchanged lines hidden (view full) --- 184#define RL_HWREV_8168B_SPIN2 0x38000000 185#define RL_HWREV_8168B_SPIN3 0x38400000 186#define RL_HWREV_8168C 0x3C000000 187#define RL_HWREV_8168C_SPIN2 0x3C400000 188#define RL_HWREV_8168CP 0x3C800000 189#define RL_HWREV_8105E 0x40800000 190#define RL_HWREV_8105E_SPIN1 0x40C00000 191#define RL_HWREV_8402 0x44000000 |
192#define RL_HWREV_8106E 0x44800000 |
|
192#define RL_HWREV_8168F 0x48000000 193#define RL_HWREV_8411 0x48800000 194#define RL_HWREV_8139 0x60000000 195#define RL_HWREV_8139A 0x70000000 196#define RL_HWREV_8139AG 0x70800000 197#define RL_HWREV_8139B 0x78000000 198#define RL_HWREV_8130 0x7C000000 199#define RL_HWREV_8139C 0x74000000 --- 959 unchanged lines hidden --- | 193#define RL_HWREV_8168F 0x48000000 194#define RL_HWREV_8411 0x48800000 195#define RL_HWREV_8139 0x60000000 196#define RL_HWREV_8139A 0x70000000 197#define RL_HWREV_8139AG 0x70800000 198#define RL_HWREV_8139B 0x78000000 199#define RL_HWREV_8130 0x7C000000 200#define RL_HWREV_8139C 0x74000000 --- 959 unchanged lines hidden --- |